From WikiChip
Difference between revisions of "arm holdings/microarchitectures/cortex-a32"
< arm holdings

(a32)
 
(Add codename)
 
(8 intermediate revisions by 2 users not shown)
Line 1: Line 1:
{{armh title|Cortex-A35|arch}}
+
{{armh title|Cortex-A32|arch}}
 
{{microarchitecture
 
{{microarchitecture
 
|atype=CPU
 
|atype=CPU
|name=Cortex-A35
+
|name=Cortex-A32
 
|designer=ARM Holdings
 
|designer=ARM Holdings
 
|manufacturer=TSMC
 
|manufacturer=TSMC
 
|introduction=February 23, 2016
 
|introduction=February 23, 2016
|predecessor=Cortex-A32
+
|stages=8
 +
|isa=ARMv8 AArch32
 +
|extension=NEON (optional)
 +
|extension 2=Cryptography (optional)
 +
|l1i=8k-64k
 +
|l1d=8k-64k
 +
|l2=128KB-1MB
 +
|predecessor=Cortex-A35
 
|predecessor link=arm_holdings/microarchitectures/cortex-a35
 
|predecessor link=arm_holdings/microarchitectures/cortex-a35
|successor=Cortex-A35
 
|successor link=arm_holdings/microarchitectures/cortex-a32
 
 
}}
 
}}
'''Cortex-A32''' is the successor to the {{armh|Cortex-A35|l=arch}}, an ultra-low power [[ARM]] [[microarchitecture]] designed by [[ARM Holdings]] for the mobile market. This microarchitecture is designed as a synthesizable [[IP core]] and is sold to other semiconductor companies to be implemented in their own chips.
+
'''Cortex-A32''' (codename '''Minerva''') is the successor to the {{\\|Cortex-A35}}, an ultra-low power [[ARM]] [[microarchitecture]] designed by [[ARM Holdings]] for the mobile market. This microarchitecture is designed as a synthesizable [[IP core]] and is sold to other semiconductor companies to be implemented in their own chips.
 +
 
 +
== Architecture ==
 +
 
 +
=== Key changes from {{\\|Cortex-A5}} ===
 +
{{empty section}}

Latest revision as of 17:48, 7 April 2020

Edit Values
Cortex-A32 µarch
General Info
Arch TypeCPU
DesignerARM Holdings
ManufacturerTSMC
IntroductionFebruary 23, 2016
Pipeline
Stages8
Instructions
ISAARMv8 AArch32
ExtensionsNEON (optional), Cryptography (optional)
Cache
L1I Cache8k-64k
L1D Cache8k-64k
L2 Cache128KB-1MB
Succession

Cortex-A32 (codename Minerva) is the successor to the Cortex-A35, an ultra-low power ARM microarchitecture designed by ARM Holdings for the mobile market. This microarchitecture is designed as a synthesizable IP core and is sold to other semiconductor companies to be implemented in their own chips.

Architecture[edit]

Key changes from Cortex-A5[edit]

New text document.svg This section is empty; you can help add the missing info by editing this page.
codenameCortex-A32 +
designerARM Holdings +
first launchedFebruary 23, 2016 +
full page namearm holdings/microarchitectures/cortex-a32 +
instance ofmicroarchitecture +
instruction set architectureARMv8 AArch32 +
manufacturerTSMC +
microarchitecture typeCPU +
nameCortex-A32 +
pipeline stages8 +