From WikiChip
Difference between revisions of "WikiChip:sandbox"
(18 intermediate revisions by 3 users not shown) | |||
Line 1: | Line 1: | ||
+ | <div id="wc_menu_export"></div>@@_START_A_BUTTON_@@<i class="fa fa-company-intel" aria-hidden="true"></i><span class="mob-collapse"> Intel <i class="fa fa-angle-down" aria-hidden="true"></i></span>@@_END_A_BUTTON_@@<div style="padding: 20px;" class="collapse"> | ||
+ | <div><span style="font-size: 1.2em; margin: 10px; display: block;">Popular Families</span><hr style="display: block; height: 1px; border: 0; border-top: 1px solid #b7b7b7; margin: 1em 0; padding: 0;"><div style="display: flex;"><ul class="items"><li>@@_START_H5_@@Intel@@_END_H5_@@<ul style="list-style:none; display: flex; flex-direction: column;"><li>Core i3</li></ul></li></ul></div></div> | ||
+ | <div><span style="font-size: 1.2em; margin: 10px; display: block;">Popular Families</span><hr style="display: block; height: 1px; border: 0; border-top: 1px solid #b7b7b7; margin: 1em 0; padding: 0;"><div style="display: flex;"><ul class="items"><li>@@_START_H5_@@Intel@@_END_H5_@@<ul style="list-style:none; display: flex; flex-direction: column;"><li>Core i3</li></ul></li></ul></div></div> | ||
+ | <div><span style="font-size: 1.2em; margin: 10px; display: block;">Popular Families</span><hr style="display: block; height: 1px; border: 0; border-top: 1px solid #b7b7b7; margin: 1em 0; padding: 0;"><div style="display: flex;"><ul class="items"><li>@@_START_H5_@@Intel@@_END_H5_@@<ul style="list-style:none; display: flex; flex-direction: column;"><li>Core i3</li></ul></li></ul></div></div> | ||
+ | </div><div id="wc_menu_export"></div> | ||
Welcome to this sandbox page. Sandbox pages provide space to experiment with the process of editing. | Welcome to this sandbox page. Sandbox pages provide space to experiment with the process of editing. | ||
<hr /> | <hr /> | ||
+ | === <span style="float: right;">header text right</span> === | ||
+ | == test == | ||
<table style="border: 1px solid black; border-collapse: collapse; border-spacing:0; text-align: center;"> | <table style="border: 1px solid black; border-collapse: collapse; border-spacing:0; text-align: center;"> | ||
<tr><td colspan="9">ssssssssssss</td></tr> | <tr><td colspan="9">ssssssssssss</td></tr> | ||
Line 89: | Line 96: | ||
== comptable == | == comptable == | ||
− | < | + | {{#invoke: arch timeline|intel_x86}} |
− | + | ||
− | + | {{#time:09/01/2015}} | |
− | <tr | + | |
− | <tr | + | <timeline> |
− | + | ImageSize = width:1000 height:500 | |
− | + | PlotArea = left:150 right:10 top:10 bottom:25 #left:0 right:0 bottom:20 top:0 | |
− | + | ||
− | + | DateFormat = mm/dd/yyyy | |
− | + | Period = from:2015 till:2021 | |
− | + | ScaleMajor = unit:year increment:1 start:2015 | |
− | + | ScaleMinor = unit:month increment:1 start:2015 | |
− | + | ||
− | + | TimeAxis = orientation:horizontal | |
− | + | AlignBars = justify | |
− | + | ||
− | + | Colors = | |
− | + | id:c_arch1 value:rgb(1,0.96,0.90) | |
− | + | id:c_arch2 value:rgb(1,0.92,0.90) | |
− | + | id:c_arch3 value:rgb(1,0.88,0.80) | |
− | + | id:c_arch4 value:rgb(1,0.84,0.80) | |
− | + | id:c_arch5 value:rgb(1,0.80,0.70) | |
− | + | id:c_arch6 value:rgb(1,0.76,0.70) | |
− | <tr><td> | + | id:c_arch7 value:rgb(1,0.72,0.60) |
− | + | id:c_arch8 value:rgb(1,0.68,0.60) | |
− | + | id:c_arch9 value:rgb(1,0.64,0.50) | |
− | </ | + | |
+ | id:c_core1 value:rgb(0.47,0.83,0.91) | ||
+ | id:c_core2 value:rgb(0.97,0.90,0.72) | ||
+ | id:c_core3 value:rgb(0.68,1,0.91) | ||
+ | id:c_core4 value:rgb(0.98,0.73,0.87) | ||
+ | id:c_core5 value:rgb(0.78,0.82,0.96) | ||
+ | id:c_core6 value:rgb(0.84,0.97,0.96) | ||
+ | id:c_core7 value:rgb(0.95,0.83,1) | ||
+ | id:c_core8 value:rgb(0.89,0.95,0.87) | ||
+ | id:c_core9 value:rgb(0.78,0.93,1) | ||
+ | |||
+ | BarData = | ||
+ | barset:Microarchitectures | ||
+ | bar:arch1 | ||
+ | bar:arch2 | ||
+ | bar:arch3 | ||
+ | bar:arch4 | ||
+ | bar:arch5 | ||
+ | bar:arch6 | ||
+ | bar:arch7 | ||
+ | bar:arch8 | ||
+ | bar:arch9 | ||
+ | barset:Cores1 | ||
+ | bar:core11 | ||
+ | bar:core12 | ||
+ | bar:core13 | ||
+ | bar:core14 | ||
+ | bar:core15 | ||
+ | bar:core16 | ||
+ | barset:Cores2 | ||
+ | bar:core21 | ||
+ | bar:core22 | ||
+ | bar:core23 | ||
+ | bar:core24 | ||
+ | bar:core25 | ||
+ | bar:core26 | ||
+ | barset:Cores3 | ||
+ | bar:core31 | ||
+ | bar:core32 | ||
+ | bar:core33 | ||
+ | bar:core34 | ||
+ | bar:core35 | ||
+ | bar:core36 | ||
+ | barset:Cores4 | ||
+ | bar:core41 | ||
+ | bar:core42 | ||
+ | bar:core43 | ||
+ | bar:core44 | ||
+ | bar:core45 | ||
+ | bar:core46 | ||
+ | barset:Cores5 | ||
+ | bar:core51 | ||
+ | bar:core52 | ||
+ | bar:core53 | ||
+ | bar:core54 | ||
+ | bar:core55 | ||
+ | bar:core56 | ||
+ | barset:Cores6 | ||
+ | bar:core61 | ||
+ | bar:core62 | ||
+ | bar:core63 | ||
+ | bar:core64 | ||
+ | bar:core65 | ||
+ | bar:core66 | ||
+ | barset:Cores7 | ||
+ | bar:core71 | ||
+ | bar:core72 | ||
+ | bar:core73 | ||
+ | bar:core74 | ||
+ | bar:core75 | ||
+ | bar:core76 | ||
+ | barset:Cores8 | ||
+ | bar:core81 | ||
+ | bar:core82 | ||
+ | bar:core83 | ||
+ | bar:core84 | ||
+ | bar:core85 | ||
+ | bar:core86 | ||
+ | barset:Cores9 | ||
+ | bar:core91 | ||
+ | bar:core92 | ||
+ | bar:core93 | ||
+ | bar:core94 | ||
+ | bar:core95 | ||
+ | bar:core96 | ||
+ | PlotData= | ||
+ | width:22 fontsize:10 textcolor:black shift:(5,-4) | ||
+ | bar:arch1 color:c_arch1 from:09/01/2015 till:01/01/2018 anchor:from text:"[[intel/microarchitectures/skylake|Skylake]]" | ||
+ | bar:arch2 color:c_arch2 from:08/30/2016 till:01/01/2019 anchor:from text:"[[intel/microarchitectures/kaby_lake|Kaby Lake]]" | ||
+ | bar:arch3 color:c_arch3 from:07/01/2017 till:01/01/2019 anchor:from text:"[[intel/microarchitectures/coffee_lake|Coffee Lake]]" | ||
+ | bar:arch4 color:c_arch4 from:10/01/2017 till:10/01/2019 anchor:from text:"[[intel/microarchitectures/cannonlake|Cannonlake]]" | ||
+ | bar:arch5 color:c_arch5 from:08/01/2018 till:01/01/2020 anchor:from text:"[[intel/microarchitectures/icelake|Icelake]]" | ||
+ | bar:arch6 color:c_arch6 from:08/01/2019 till:01/01/2021 anchor:from text:"[[intel/microarchitectures/tigerlake|Tigerlake]]" | ||
+ | |||
+ | width:10 fontsize:10 | ||
+ | color:c_core1 | ||
+ | bar:core11 anchor:from from:09/05/2015 till:11/03/2016 text:"Skylake Y" | ||
+ | bar:core12 anchor:from from:11/20/2016 till:11/09/2017 text:"Kaby Lake Y" | ||
+ | bar:core13 anchor:from from:11/12/2017 till:02/09/2019 text:"Cannonlake Y" | ||
+ | color:c_core2 | ||
+ | bar:core21 anchor:from from:09/05/2015 till:11/03/2016 text:"Skylake U" | ||
+ | bar:core22 anchor:from from:11/20/2016 till:11/09/2017 text:"Kaby Lake U" | ||
+ | bar:core23 anchor:from from:11/12/2017 till:02/09/2019 text:"Cannonlake U" | ||
+ | color:c_core3 | ||
+ | bar:core31 anchor:from from:09/05/2015 till:11/03/2016 text:"Skylake H" | ||
+ | bar:core32 anchor:from from:11/20/2016 till:11/09/2017 text:"Kaby Lake H" | ||
+ | bar:core33 anchor:from from:11/12/2017 till:02/09/2019 text:"Cannonlake H" | ||
+ | color:c_core4 | ||
+ | bar:core41 anchor:from from:09/05/2015 till:11/03/2016 text:"Skylake S" | ||
+ | bar:core42 anchor:from from:11/20/2016 till:11/09/2017 text:"Kaby Lake S" | ||
+ | bar:core43 anchor:from from:11/12/2017 till:02/09/2019 text:"Cannonlake S" | ||
+ | color:c_core5 | ||
+ | bar:core51 anchor:from from:09/05/2015 till:11/03/2016 text:"Skylake DT" | ||
+ | bar:core52 anchor:from from:11/20/2016 till:11/09/2017 text:"Kaby Lake DT" | ||
+ | bar:core53 anchor:from from:11/12/2017 till:02/09/2019 text:"Cannonlake DT" | ||
+ | color:c_core6 | ||
+ | bar:core61 anchor:from from:09/05/2015 till:11/03/2016 text:"Skylake X" | ||
+ | bar:core62 anchor:from from:11/20/2016 till:11/09/2017 text:"Kaby Lake X" | ||
+ | bar:core63 anchor:from from:11/12/2017 till:02/09/2019 text:"Cannonlake X" | ||
+ | color:c_core7 | ||
+ | bar:core71 anchor:from from:09/05/2015 till:11/03/2016 text:"Skylake E" | ||
+ | bar:core72 anchor:from from:11/20/2016 till:11/09/2017 text:"Kaby Lake E" | ||
+ | bar:core73 anchor:from from:11/12/2017 till:02/09/2019 text:"Cannonlake E" | ||
+ | color:c_core8 | ||
+ | bar:core81 anchor:from from:09/05/2015 till:11/03/2016 text:"Skylake EP" | ||
+ | bar:core82 anchor:from from:11/20/2016 till:11/09/2017 text:"Kaby Lake EP" | ||
+ | bar:core83 anchor:from from:11/12/2017 till:02/09/2019 text:"Cannonlake EP" | ||
+ | color:c_core9 | ||
+ | bar:core91 anchor:from from:09/05/2015 till:11/03/2016 text:"Skylake EX" | ||
+ | bar:core92 anchor:from from:11/20/2016 till:11/09/2017 text:"Kaby Lake EX" | ||
+ | bar:core93 anchor:from from:11/12/2017 till:02/09/2019 text:"Cannonlake EX" | ||
+ | </timeline> | ||
+ | |||
+ | |||
+ | |||
+ | <timeline> | ||
+ | ImageSize = width:600 height:100 | ||
+ | PlotArea = left:20 right:10 top:10 bottom:25 | ||
+ | TimeAxis = orientation:horizontal | ||
+ | Period = from:1890 till:2005 | ||
+ | ScaleMajor = unit:year increment:20 start:1900 | ||
+ | ScaleMinor = unit:year increment:10 start:1890 | ||
+ | |||
+ | PlotData = | ||
+ | bar:X color:red align:center | ||
+ | from:start till:1910 text:"Period 1" | ||
+ | from:1920 till:1940 text:"Period 2" color:green | ||
+ | from:1950 till:end text:"Period 3" | ||
+ | bar:Y color:blue | ||
+ | from:start till:1930 text:"Period 1" textcolor:white | ||
+ | from:1960 till:end text:"Period 2" | ||
+ | |||
+ | LineData = | ||
+ | at:1935 color:black layer:back | ||
+ | at:2000 color:yellow layer:front | ||
+ | </timeline> | ||
+ | |||
+ | == Tabl test == | ||
+ | |||
+ | == Microarchitecture template == | ||
+ | <table style="border: solid 1px #a7d7f9; width: 375px; float: ri@@@@@ght; margin: 0 10px 10px 10px; text-align: left; font-size: 12px; border-collapse: collapse;"> | ||
+ | <tr><td style="text-align: center;" colspan="3">[[microarchitecture|<span style="text-decoration: none; color: #555555; text-shadow: 0px 2px 3px #222222; font-size: 20pt; font-weight: bold; ">Microarchitectures</span>]]</td></tr> | ||
+ | <tr style="text-align: center;"><td style="border-top: 1px solid #a7d7f9;" colspan="3">'''Paradigms'''</td></tr> | ||
+ | <tr style="text-align: center; "><td>[[Single-Cycle]]</td><td>[[Multi-Cycle]]</td><td>[[Pipelining]]</td></tr> | ||
+ | <tr style="text-align: center; "><td>[[Superpipelining]]</td><td>[[Superscalar]]</td><td>[[OOoE]]</td></tr> | ||
+ | <tr style="text-align: center;"><td style="border-top: 1px solid #a7d7f9;" colspan="3">'''Pipeline'''</td></tr> | ||
+ | <tr style="text-align: center;"><td colspan="3">Prefetching ([[instruction prefetch]])</td></tr> | ||
+ | <tr style="text-align: center;"><td colspan="3">Fetching ([[instruction fetch]])</td></tr> | ||
+ | <tr style="text-align: center;"><td colspan="3">Decoding ([[instruction decode]])</td></tr> | ||
+ | <tr style="text-align: center; "><td>[[micro-operation]]</td><td>[[macro-operation]]</td><td>[[internal operation]]</td></tr> | ||
+ | <tr style="text-align: center; "><td>[[µOP cache]]</td><td>[[µOP fusion]]</td><td> </td></tr> | ||
+ | |||
+ | <tr style="text-align: center;"><td style="border-top: 1px solid #a7d7f9;" colspan="3">'''Out-of-Order'''</td></tr> | ||
+ | <tr style="text-align: center; "><td>[[OOoE]]</td><td>[[speculative execution|Speculative]]</td><td>[[pipeline flush|Flushing]]</td></tr> | ||
+ | <tr style="text-align: center;"><td style="border-top: 1px solid #a7d7f9;" colspan="3">'''Components'''</td></tr> | ||
+ | </table> |
Latest revision as of 20:32, 7 February 2020
Welcome to this sandbox page. Sandbox pages provide space to experiment with the process of editing.
Contents
header text right[edit]
test[edit]
ssssssssssss | ||||||||
DATA BUS I/O | D0 | 01 | 16 | CM-RAM0 | X | |||
D1 | 02 | 15 | CM-RAM1 | X | ||||
D2 | 03 | 14 | CM-RAM2 | X | ||||
D3 | 04 | 13 | CM-RAM3 | X | ||||
Vss | 05 | 12 | Vdd | X | ||||
CLOCK PHASE 1/2 | Ø1 | 06 | 11 | CM-ROM | X | |||
Ø2 | 07 | 10 | TEST | X | ||||
SYNC | 08 | 09 | RESET | X | ||||
1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |
Cache Info Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. [Edit Values]The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes. | ||||||||||||
L1$ | 128 KiB |
| ||||||||||
---|---|---|---|---|---|---|---|---|---|---|---|---|
L2$ | 128 KiB |
| ||||||||||
L3$ | 128 KiB |
| ||||||||||
L4$ | 128 KiB |
| ||||||||||
Off-package cache support | ||||||||||||
Mobo | 512 KiB |
|
wireless test[edit]
mpu[edit]
AMD-X5-133ADW | |
General Info | |
Designer | AMD |
---|---|
Manufacturer | AMD |
Model Number | AMD-X5-133ADW |
Part Number | AMD-X5-133ADW, AMD-X5-133ADW, AMD-X5-133ADW |
Market | Desktop |
Market | Desktop |
comptable[edit]
Script error: The function "intel_x86" does not exist.
09/01/2015
Tabl test[edit]
Microarchitecture template[edit]
Microarchitectures | ||
Paradigms | ||
Single-Cycle | Multi-Cycle | Pipelining |
Superpipelining | Superscalar | OOoE |
Pipeline | ||
Prefetching (instruction prefetch) | ||
Fetching (instruction fetch) | ||
Decoding (instruction decode) | ||
micro-operation | macro-operation | internal operation |
µOP cache | µOP fusion | |
Out-of-Order | ||
OOoE | Speculative | Flushing |
Components |