From WikiChip
Difference between revisions of "intel/xeon d/d-1523n"
Line 64: | Line 64: | ||
|l3 policy=write-back | |l3 policy=write-back | ||
}} | }} | ||
+ | |||
+ | == Graphics == | ||
+ | This SoC has no integrated graphics processing unit. | ||
== Memory controller == | == Memory controller == |
Revision as of 01:02, 1 April 2019
Edit Values | |
Xeon D-1523N | |
General Info | |
Designer | Intel |
Manufacturer | Intel |
Model Number | D-1523N |
Part Number | GG8068203255105 |
S-Spec | SR3KU |
Market | Server, Embedded |
Introduction | July, 2017 (announced) July, 2017 (launched) |
Release Price | $256.00 (tray) |
Shop | Amazon |
General Specs | |
Family | Xeon D |
Series | D-1500 |
Locked | Yes |
Frequency | 2,000 MHz |
Turbo Frequency | 2,600 MHz (1 core) |
Bus type | DMI 2.0 |
Clock multiplier | 20 |
Microarchitecture | |
ISA | x86-64 (x86) |
Microarchitecture | Broadwell |
Platform | Grangeville |
Core Name | Broadwell DE |
Core Family | 6 |
Core Model | 6 |
Core Stepping | A1 |
Process | 14 nm |
Transistors | 3,200,000,000 |
Technology | CMOS |
Die | 246.24 mm² |
Word Size | 64 bit |
Cores | 4 |
Threads | 8 |
Max Memory | 128 GiB |
Multiprocessing | |
Max SMP | 1-Way (Uniprocessor) |
Electrical | |
TDP | 45 W |
Packaging | |
Package | FCBGA-1667 (FCBGA) |
Dimension | 37.5 mm × 37.5 mm × 3.557 mm |
Pitch | 0.7 mm |
Contacts | 1667 |
Xeon D-1523N is a 64-bit quad-core x86 microserver SoC introduced by Intel in late 2017. The D-1523N is based on the Broadwell microarchitecture and is fabricated on their 14 nm process. It operates at 2.0 GHz with a TDP of 45 W and a turbo frequency of 2.6 GHz. This processor supports up to 128 GiB of dual-channel DDR4-1866 memory.
Contents
Cache
- Main article: Broadwell § Cache
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
Graphics
This SoC has no integrated graphics processing unit.
Memory controller
Integrated Memory Controller
|
||||||||||||||
|
Networking
Networking
|
||||
|
Facts about "Xeon D-1523N - Intel"
back image | + |
base frequency | 2,000 MHz (2 GHz, 2,000,000 kHz) + |
bus type | DMI 2.0 + |
clock multiplier | 20 + |
core count | 4 + |
core family | 6 + |
core model | 6 + |
core name | Broadwell DE + |
core stepping | A1 + |
designer | Intel + |
die area | 246.24 mm² (0.382 in², 2.462 cm², 246,240,000 µm²) + |
family | Xeon D + |
first announced | July 2017 + |
first launched | July 2017 + |
full page name | intel/xeon d/d-1523n + |
has ecc memory support | true + |
has locked clock multiplier | true + |
instance of | microprocessor + |
isa | x86-64 + |
isa family | x86 + |
l1$ size | 256 KiB (262,144 B, 0.25 MiB) + |
l1d$ description | 8-way set associative + |
l1d$ size | 128 KiB (131,072 B, 0.125 MiB) + |
l1i$ description | 8-way set associative + |
l1i$ size | 128 KiB (131,072 B, 0.125 MiB) + |
l2$ description | 8-way set associative + |
l2$ size | 1 MiB (1,024 KiB, 1,048,576 B, 9.765625e-4 GiB) + |
l3$ description | 16-way set associative + |
l3$ size | 6 MiB (6,144 KiB, 6,291,456 B, 0.00586 GiB) + |
ldate | July 2017 + |
main image | + |
manufacturer | Intel + |
market segment | Server + and Embedded + |
max cpu count | 1 + |
max memory | 131,072 MiB (134,217,728 KiB, 137,438,953,472 B, 128 GiB, 0.125 TiB) + |
max memory bandwidth | 27.81 GiB/s (28,477.44 MiB/s, 29.861 GB/s, 29,860.76 MB/s, 0.0272 TiB/s, 0.0299 TB/s) + |
max memory channels | 2 + |
microarchitecture | Broadwell + |
model number | D-1523N + |
name | Xeon D-1523N + |
package | FCBGA-1667 + |
part number | GG8068203255105 + |
platform | Grangeville + |
process | 14 nm (0.014 μm, 1.4e-5 mm) + |
release price | $ 256.00 (€ 230.40, £ 207.36, ¥ 26,452.48) + |
release price (tray) | $ 256.00 (€ 230.40, £ 207.36, ¥ 26,452.48) + |
s-spec | SR3KU + |
series | D-1500 + |
smp max ways | 1 + |
supported memory type | DDR4-1866 + |
tdp | 45 W (45,000 mW, 0.0603 hp, 0.045 kW) + |
technology | CMOS + |
thread count | 8 + |
transistor count | 3,200,000,000 + |
turbo frequency (1 core) | 2,600 MHz (2.6 GHz, 2,600,000 kHz) + |
word size | 64 bit (8 octets, 16 nibbles) + |