From WikiChip
Difference between revisions of "hisilicon/kunpeng/hi1610"
(hi1610) |
|||
Line 1: | Line 1: | ||
{{hisilicon title|Hi1610}} | {{hisilicon title|Hi1610}} | ||
− | {{chip}} | + | {{chip |
+ | |name=Hi1610 | ||
+ | |no image=Yes | ||
+ | |designer=HiSilicon | ||
+ | |designer 2=ARM Holdings | ||
+ | |manufacturer=TSMC | ||
+ | |model number=Hi1610 | ||
+ | |market=Server | ||
+ | |family=Hi16xx | ||
+ | |isa=ARMv8 | ||
+ | |isa family=ARM | ||
+ | }} |
Revision as of 23:02, 31 July 2018
Edit Values | |
Hi1610 | |
General Info | |
Designer | HiSilicon, ARM Holdings |
Manufacturer | TSMC |
Model Number | Hi1610 |
Market | Server |
General Specs | |
Family | Hi16xx |
Microarchitecture | |
ISA | ARMv8 (ARM) |
Facts about "Hi1610 - HiSilicon"
Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki. | Hi1610 - HiSilicon#pcie + |
base frequency | 2,100 MHz (2.1 GHz, 2,100,000 kHz) + |
core count | 16 + |
core name | Cortex-A57 + |
designer | HiSilicon + and ARM Holdings + |
family | Hi16xx + |
first announced | 2015 + |
first launched | 2015 + |
full page name | hisilicon/kunpeng/hi1610 + |
has ecc memory support | true + |
instance of | microprocessor + |
isa | ARMv8 + |
isa family | ARM + |
l1$ size | 1,280 KiB (1,310,720 B, 1.25 MiB) + |
l1d$ description | 8-way set associative + |
l1d$ size | 512 KiB (524,288 B, 0.5 MiB) + |
l1i$ description | 8-way set associative + |
l1i$ size | 768 KiB (786,432 B, 0.75 MiB) + |
l2$ description | 8-way set associative + |
l2$ size | 4 MiB (4,096 KiB, 4,194,304 B, 0.00391 GiB) + |
l3$ description | 16-way set associative + |
l3$ size | 16 MiB (16,384 KiB, 16,777,216 B, 0.0156 GiB) + |
ldate | 2015 + |
manufacturer | TSMC + |
market segment | Server + |
max cpu count | 2 + |
max memory | 131,072 MiB (134,217,728 KiB, 137,438,953,472 B, 128 GiB, 0.125 TiB) + |
max memory bandwidth | 55.63 GiB/s (56,965.12 MiB/s, 59.732 GB/s, 59,732.258 MB/s, 0.0543 TiB/s, 0.0597 TB/s) + |
max memory channels | 2 + |
microarchitecture | Cortex-A57 + |
model number | Hi1610 + |
name | Hi1610 + |
process | 16 nm (0.016 μm, 1.6e-5 mm) + |
smp max ways | 2 + |
supported memory type | DDR4-1866 + |
technology | CMOS + |
thread count | 16 + |
used by | HiSilicon D02 + |
word size | 64 bit (8 octets, 16 nibbles) + |