From WikiChip
Difference between revisions of "intel/microarchitectures/amber lake"
< intel‎ | microarchitectures

Line 64: Line 64:
 
|contemporary=Coffee Lake
 
|contemporary=Coffee Lake
 
|contemporary link=intel/microarchitectures/coffee lake
 
|contemporary link=intel/microarchitectures/coffee lake
|contemporary 2=Whiskey
+
|contemporary 2=Whiskey Lake
 
|contemporary 2 link=intel/microarchitectures/whiskey lake
 
|contemporary 2 link=intel/microarchitectures/whiskey lake
 
|contemporary 3=Cannon Lake
 
|contemporary 3=Cannon Lake

Revision as of 22:57, 4 June 2018

Edit Values
Amber Lake µarch
General Info
Arch TypeCPU
DesignerIntel
ManufacturerIntel
IntroductionJune, 2018
Process14 nm
Core Configs2
Pipeline
OoOEYes
SpeculativeYes
Reg RenamingYes
Stages14-19
Decode5-way
Instructions
ISAx86-64
ExtensionsMOVBE, MMX, SSE, SSE2, SSE3, SSSE3, SSE4.1, SSE4.2, POPCNT, AVX, AVX2, AES, PCLMUL, FSGSBASE, RDRND, FMA3, F16C, BMI, BMI2, VT-x, VT-d, TXT, TSX, RDSEED, ADCX, PREFETCHW, CLFLUSHOPT, XSAVE, SGX, MPX
Cache
L1I Cache32 KiB/core
8-way set associative
L1D Cache32 KiB/core
8-way set associative
L2 Cache256 KiB/core
4-way set associative
L3 Cache2 MiB/core
Up to 16-way set associative
Cores
Core NamesWhiskey Lake U
Succession
Contemporary
Coffee Lake
Whiskey Lake
Cannon Lake

Amber Lake is a microarchitecture designed by Intel as a successor to Kaby Lake for ultra-low power mobile devices, launched concurrently with Coffee Lake and Whiskey Lake.

Codenames

Symbol version future.svg Preliminary Data! Information presented in this article deal with future products, data, features, and specifications that have yet to be finalized, announced, or released. Information may be incomplete and can change by final release.


Core Abbrev Description Graphics Target
Amber Lake Y AML-Y Extremely-low power GT2 Light notebooks, portable All-in-Ones (AiOs), Minis, and conference room

Brands

New text document.svg This section is empty; you can help add the missing info by editing this page.

Release Dates

Amber Lake was introduced at Computex 2018 on June 5.

Technology

Amber Lake is fabricated on 3rd generation improved 14++ process.

Compatibility

New text document.svg This section is empty; you can help add the missing info by editing this page.

Compiler support

Compiler Arch-Specific Arch-Favorable
ICC -march=skylake -mtune=skylake
GCC -march=skylake -mtune=skylake
LLVM -march=skylake -mtune=skylake
Visual Studio /arch:AVX2 /tune:skylake

CPUID

Core Extended
Family
Family Extended
Model
Model
Y 0 0x6  ?  ?
Family 6 Model ?

Architecture

Key changes from Kaby Lake

Symbol version future.svg Preliminary Data! Information presented in this article deal with future products, data, features, and specifications that have yet to be finalized, announced, or released. Information may be incomplete and can change by final release.
New text document.svg This section is empty; you can help add the missing info by editing this page.

Overview

New text document.svg This section is empty; you can help add the missing info by editing this page.