From WikiChip
Difference between revisions of "intrinsity/fastmath/fastmath-2"
m (Bot: moving all {{mpu}} to {{chip}}) |
|||
(8 intermediate revisions by 3 users not shown) | |||
Line 1: | Line 1: | ||
{{intrinsity title|FastMATH 2 GHz}} | {{intrinsity title|FastMATH 2 GHz}} | ||
− | {{ | + | {{chip |
| name = FastMATH 2 GHz | | name = FastMATH 2 GHz | ||
− | | no image = | + | | no image = Yes |
| image = | | image = | ||
| image size = | | image size = | ||
Line 10: | Line 10: | ||
| model number = FastMATH-2 | | model number = FastMATH-2 | ||
| part number = | | part number = | ||
− | | part number | + | | part number 2 = |
| market = Embedded | | market = Embedded | ||
| first announced = 2001 | | first announced = 2001 | ||
Line 41: | Line 41: | ||
| thread count = 1 | | thread count = 1 | ||
| max cpus = | | max cpus = | ||
− | | max memory = | + | | max memory = 1 GiB |
| max memory addr = | | max memory addr = | ||
− | + | ||
| power = 15 W | | power = 15 W | ||
| v core = 1 V | | v core = 1 V | ||
Line 79: | Line 79: | ||
{{main|intrinsity/microarchitectures/fastmath#Memory_Hierarchy|l1=FastMATH § Cache}} | {{main|intrinsity/microarchitectures/fastmath#Memory_Hierarchy|l1=FastMATH § Cache}} | ||
{{cache info | {{cache info | ||
− | |l1i cache=16 | + | |l1i cache=16 KiB |
− | |l1i break=1x16 | + | |l1i break=1x16 KiB |
|l1i desc=256 blocks × 16 words/block | |l1i desc=256 blocks × 16 words/block | ||
− | + | |l1d cache=16 KiB | |
− | |l1d cache=16 | + | |l1d break=1x16 KiB |
− | |l1d break=1x16 | ||
|l1d desc=256 blocks × 16 words/block | |l1d desc=256 blocks × 16 words/block | ||
|l1d extra=write-through or write-back mode | |l1d extra=write-through or write-back mode | ||
− | |l2 cache=1 | + | |l2 cache=1 MiB |
− | |l2 break=1x1 | + | |l2 break=1x1 MiB |
|l2 desc=4-way set associative | |l2 desc=4-way set associative | ||
− | |l2 extra=(configurable as SRAM in 256 | + | |l2 extra=(configurable as SRAM in 256 KiB increments) |
− | |||
− | |||
− | |||
− | |||
}} | }} | ||
Line 120: | Line 115: | ||
* [[has feature::JTAG]] interface | * [[has feature::JTAG]] interface | ||
* 8-bit or 32-bit wide bus operates up to 66 MHz | * 8-bit or 32-bit wide bus operates up to 66 MHz | ||
+ | |||
+ | == Documents == | ||
+ | === Manuals === | ||
+ | * [[:File:FastMATH Product Brief.pdf|FastMATH Product Brief]] | ||
+ | |||
+ | {{DEFAULTSORT:FastMATH, 2}} |
Latest revision as of 15:30, 13 December 2017
Edit Values | |
FastMATH 2 GHz | |
General Info | |
Designer | Intrinsity |
Manufacturer | TSMC |
Model Number | FastMATH-2 |
Market | Embedded |
Introduction | 2001 (announced) 2002 (launched) |
General Specs | |
Family | FastMATH |
Frequency | 2,000 MHz |
Bus type | RapidIO |
Bus speed | 500 MHz |
Bus rate | 4 GT/s |
Microarchitecture | |
Microarchitecture | FashMATH |
Process | 130 nm |
Technology | Dynamic CMOS |
Word Size | 32 bit |
Cores | 1 |
Threads | 1 |
Max Memory | 1 GiB |
Electrical | |
Power dissipation | 15 W |
Vcore | 1 V |
The FastMATH 2 GHz was the flagship microprocessor developed by Intrinsity operating at 2 GHz. The processor incorporates a high-performance MIPS CPU along with a powerful matrix and vector math unit.
Contents
Cache[edit]
- Main article: FastMATH § Cache
Cache Info [Edit Values] | ||
L1I$ | 16 KiB 16,384 B 0.0156 MiB |
1x16 KiB 256 blocks × 16 words/block |
L1D$ | 16 KiB 16,384 B 0.0156 MiB |
1x16 KiB 256 blocks × 16 words/block write-through or write-back mode |
L2$ | 1 MiB 1,024 KiB 1,048,576 B 9.765625e-4 GiB |
1x1 MiB 4-way set associative (configurable as SRAM in 256 KiB increments) |
Graphics[edit]
This SoC has no integrated graphics processing unit.
Memory controller[edit]
Integrated Memory Controller | |
Type | DDR-400 |
Controllers | 1 |
Channels | 2 |
Max memory | 1 GB |
Matrix and Vector Unit[edit]
- SIMD architecture
- Operates on 4x4 array of 32-bit elements
- Fixed-point matrix, vector, and scalar data types
Features[edit]
- JTAG interface
- 8-bit or 32-bit wide bus operates up to 66 MHz
Documents[edit]
Manuals[edit]
Facts about "FastMATH 2 GHz - Intrinsity"
base frequency | 2,000 MHz (2 GHz, 2,000,000 kHz) + |
bus rate | 4,000 MT/s (4 GT/s, 4,000,000 kT/s) + |
bus speed | 500 MHz (0.5 GHz, 500,000 kHz) + |
bus type | RapidIO + |
core count | 1 + |
core voltage | 1 V (10 dV, 100 cV, 1,000 mV) + |
designer | Intrinsity + |
family | FastMATH + |
first announced | 2001 + |
first launched | 2002 + |
full page name | intrinsity/fastmath/fastmath-2 + |
has feature | JTAG + |
instance of | microprocessor + |
l1d$ description | 256 blocks × 16 words/block + |
l1d$ size | 16 KiB (16,384 B, 0.0156 MiB) + |
l1i$ description | 256 blocks × 16 words/block + |
l1i$ size | 16 KiB (16,384 B, 0.0156 MiB) + |
l2$ description | 4-way set associative + |
l2$ size | 1 MiB (1,024 KiB, 1,048,576 B, 9.765625e-4 GiB) + |
ldate | 2002 + |
manufacturer | TSMC + |
market segment | Embedded + |
max memory | 1,024 MiB (1,048,576 KiB, 1,073,741,824 B, 1 GiB, 9.765625e-4 TiB) + |
microarchitecture | FashMATH + |
model number | FastMATH-2 + |
name | FastMATH 2 GHz + |
power dissipation | 15 W (15,000 mW, 0.0201 hp, 0.015 kW) + |
process | 130 nm (0.13 μm, 1.3e-4 mm) + |
technology | Dynamic CMOS + |
thread count | 1 + |
word size | 32 bit (4 octets, 8 nibbles) + |