From WikiChip
					
    Difference between revisions of "cavium/octeon plus/cn5840-1000bg1521-nsp"    
                	
														| m (Bot: moving all {{mpu}} to {{chip}}) | |||
| (2 intermediate revisions by the same user not shown) | |||
| Line 1: | Line 1: | ||
| {{cavium title|CN5840-1000 NSP}} | {{cavium title|CN5840-1000 NSP}} | ||
| − | {{ | + | {{chip | 
| | name                = Cavium CN5840-1000 NSP | | name                = Cavium CN5840-1000 NSP | ||
| | no image            =   | | no image            =   | ||
| Line 10: | Line 10: | ||
| | model number        = CN5840-1000 NSP | | model number        = CN5840-1000 NSP | ||
| | part number         = CN5840-1000BG1521-NSP | | part number         = CN5840-1000BG1521-NSP | ||
| − | |||
| | part number 2       =   | | part number 2       =   | ||
| | part number 3       =   | | part number 3       =   | ||
| + | | part number 4       =  | ||
| | market              = Network | | market              = Network | ||
| | first announced     = October 9, 2006 | | first announced     = October 9, 2006 | ||
| Line 78: | Line 78: | ||
| | tambient max        =   | | tambient max        =   | ||
| − | + | |package module 1={{packages/cavium/fcbga-1521}} | |
| − | |||
| − | |||
| − | |||
| − | | package  | ||
| − | |||
| − | |||
| − | |||
| − | |||
| − | |||
| }} | }} | ||
| '''CN5840-1000 NSP''' is a {{arch|64}} [[octa-core]] [[MIPS]] network service microprocessor (NSP) designed by [[Cavium]] and introduced in [[2007]]. This processor, which incorporates eight {{cavium|cnMIPS|l=arch}} cores, operates at 1 GHz and supports up to DDR2-800 ECC memory. This MPU includes a number of hardware accelerators specifically for improving the performance network services software such as encryption, [[RegEx]], compression/decompression, and TCP acceleration. | '''CN5840-1000 NSP''' is a {{arch|64}} [[octa-core]] [[MIPS]] network service microprocessor (NSP) designed by [[Cavium]] and introduced in [[2007]]. This processor, which incorporates eight {{cavium|cnMIPS|l=arch}} cores, operates at 1 GHz and supports up to DDR2-800 ECC memory. This MPU includes a number of hardware accelerators specifically for improving the performance network services software such as encryption, [[RegEx]], compression/decompression, and TCP acceleration. | ||
Latest revision as of 16:12, 13 December 2017
| Edit Values | |||||||
| Cavium CN5840-1000 NSP | |||||||
|  | |||||||
| General Info | |||||||
| Designer | Cavium | ||||||
| Manufacturer | TSMC | ||||||
| Model Number | CN5840-1000 NSP | ||||||
| Part Number | CN5840-1000BG1521-NSP | ||||||
| Market | Network | ||||||
| Introduction | October 9, 2006 (announced) February, 2007 (launched) | ||||||
| General Specs | |||||||
| Family | OCTEON Plus | ||||||
| Series | CN58xx | ||||||
| Frequency | 1,000 MHz | ||||||
| Microarchitecture | |||||||
| ISA | MIPS64 (MIPS) | ||||||
| Microarchitecture | cnMIPS | ||||||
| Process | 90 nm | ||||||
| Technology | CMOS | ||||||
| Word Size | 64 bit | ||||||
| Cores | 8 | ||||||
| Threads | 8 | ||||||
| Multiprocessing | |||||||
| Max SMP | 1-Way (Uniprocessor) | ||||||
| Packaging | |||||||
| 
 | |||||||
CN5840-1000 NSP is a 64-bit octa-core MIPS network service microprocessor (NSP) designed by Cavium and introduced in 2007. This processor, which incorporates eight cnMIPS cores, operates at 1 GHz and supports up to DDR2-800 ECC memory. This MPU includes a number of hardware accelerators specifically for improving the performance network services software such as encryption, RegEx, compression/decompression, and TCP acceleration.
Contents
Cache[edit]
- Main article: cnMIPS § Cache
|  | Cache Organization  Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. | ||||||||||||||||||||||||
| 
 | |||||||||||||||||||||||||
Memory controller[edit]
|  | Integrated Memory Controller | |||||||||||||
| 
 | ||||||||||||||
Expansions[edit]
|  | Expansion Options | |||||||||||||||
| 
 
 
 | ||||||||||||||||
Networking[edit]
|  | Networking | |||||||
| 
 
 | ||||||||
Hardware Accelerators[edit]
[Edit/Modify Accelerators Info]
|  | Hardware Accelerators | |||||||||||||||||||||||
| 
 
 
 
 | ||||||||||||||||||||||||
Block diagram[edit]
Datasheet[edit]
Facts about "CN5840-1000 NSP  - Cavium"

