From WikiChip
Difference between revisions of "qualcomm/microarchitectures/falkor"
(setting up the page skeleton) |
(→References: info is coming from HotChips + Processor Conference) |
||
Line 56: | Line 56: | ||
== References == | == References == | ||
− | + | * Thomas Speier & Barry Wolford, "Qualcomm Centriq 2400 Processor." Hot Chips 29 Symposium (HCS), 2017 IEEE. IEEE, 2017. | |
+ | * Barry Wolford, "Architecting a multi-core server SoC for the cloud", 2017 Linley Processor Conference | ||
== Documents == | == Documents == | ||
{{empty section}} | {{empty section}} |
Revision as of 14:32, 8 October 2017
Edit Values | |
Falkor µarch | |
General Info | |
Arch Type | CPU |
Designer | Qualcomm |
Manufacturer | TSMC |
Introduction | 2017 |
Process | 10 nm |
Core Configs | 42 |
Pipeline | |
Type | Superscalar, Superpipeline |
OoOE | Yes |
Speculative | Yes |
Reg Renaming | Yes |
Stages | 10-15 |
Decode | 4-way |
Instructions | |
ISA | ARMv8 |
Cache | |
L1I Cache | 64 KiB/core 8-way set associative |
L1D Cache | 32 KiB/core 8-way set associative |
Falkor is an ARM microarchitecture designed by Qualcomm for the server market. Falkor-based microprocessors will be manufactured on a 10 nm process and sold under the Centriq brand.
Contents
Process Technology
- Further information: 10 nm lithography process
Falkor-based chips are manufactured on TSMC's 10 nm process.
Architecture
Falkor is a new architecture designed by Qualcomm from the ground up for the server market. While some of the core architecture ressmbles Qualcomm's mobile cores, the overall system architecture is considerably different to anything Qualcomm has previously designed.
Overview
This section is empty; you can help add the missing info by editing this page. |
Block Diagram
System Overview
This section is empty; you can help add the missing info by editing this page. |
Individual Core
This section is empty; you can help add the missing info by editing this page. |
Memory Hierarchy
This section is empty; you can help add the missing info by editing this page. |
Overview
This section is empty; you can help add the missing info by editing this page. |
System Architecture
This section is empty; you can help add the missing info by editing this page. |
Core
This section is empty; you can help add the missing info by editing this page. |
References
- Thomas Speier & Barry Wolford, "Qualcomm Centriq 2400 Processor." Hot Chips 29 Symposium (HCS), 2017 IEEE. IEEE, 2017.
- Barry Wolford, "Architecting a multi-core server SoC for the cloud", 2017 Linley Processor Conference
Documents
This section is empty; you can help add the missing info by editing this page. |
Facts about "Falkor - Microarchitectures - Qualcomm"
codename | Falkor + |
core count | 42 + |
designer | Qualcomm + |
first launched | 2017 + |
full page name | qualcomm/microarchitectures/falkor + |
instance of | microarchitecture + |
instruction set architecture | ARMv8 + |
manufacturer | TSMC + |
microarchitecture type | CPU + |
name | Falkor + |
pipeline stages (max) | 15 + |
pipeline stages (min) | 10 + |
process | 10 nm (0.01 μm, 1.0e-5 mm) + |