From WikiChip
Information for "zhaoxin/kaixian/kx-u5580m"
Basic information
| Display title | KaiXian KX-U5580M - Zhaoxin |
| Default sort key | KaiXian KX-U5580M, Zhaoxin |
| Page length (in bytes) | 3,684 |
| Page ID | 27874 |
| Page content language | English (en) |
| Page content model | wikitext |
| Indexing by robots | Allowed |
| Number of redirects to this page | 4 |
| Counted as a content page | Yes |
| Number of subpages of this page | 0 (0 redirects; 0 non-redirects) |
Page protection
| Edit | Allow all users (infinite) |
| Move | Allow all users (infinite) |
Edit history
| Page creator | David (talk | contribs) |
| Date of page creation | 18:09, 20 January 2018 |
| Latest editor | Inject (talk | contribs) |
| Date of latest edit | 23:28, 26 May 2018 |
| Total number of edits | 11 |
| Total number of distinct authors | 3 |
| Recent number of edits (within past 90 days) | 0 |
| Recent number of distinct authors | 0 |
Page properties
| Transcluded templates (21) | Templates used on this page:
|
Facts about "KaiXian KX-U5580M - Zhaoxin"
| Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki. | KaiXian KX-U5580M - Zhaoxin#pcie + |
| base frequency | 1,800 MHz (1.8 GHz, 1,800,000 kHz) + |
| bus links | 4 + |
| bus rate | 8,000 MT/s (8 GT/s, 8,000,000 kT/s) + |
| bus type | PCIe 3.0 + |
| clock multiplier | 18 + |
| core count | 8 + |
| designer | Zhaoxin + |
| die area | 187 mm² (0.29 in², 1.87 cm², 187,000,000 µm²) + |
| family | KaiXian + |
| first announced | December 28, 2017 + |
| first launched | December 28, 2017 + |
| full page name | zhaoxin/kaixian/kx-u5580m + |
| has advanced vector extensions | true + |
| has advanced vector extensions 2 | true + |
| has ecc memory support | false + |
| has extended page tables support | true + |
| has feature | Advanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Encryption Standard Instruction Set Extension +, Trusted Execution Technology +, Intel VT-x + and Extended Page Tables + |
| has intel trusted execution technology | true + |
| has intel vt-x technology | true + |
| has second level address translation support | true + |
| has x86 advanced encryption standard instruction set extension | true + |
| instance of | microprocessor + |
| integrated gpu | ? + |
| integrated gpu designer | Zhaoxin + |
| isa | x86-64 + |
| isa family | x86 + |
| l1$ size | 512 KiB (524,288 B, 0.5 MiB) + |
| l1d$ description | 8-way set associative + |
| l1d$ size | 256 KiB (262,144 B, 0.25 MiB) + |
| l1i$ description | 8-way set associative + |
| l1i$ size | 256 KiB (262,144 B, 0.25 MiB) + |
| l2$ description | 32-way set associative + |
| l2$ size | 8 MiB (8,192 KiB, 8,388,608 B, 0.00781 GiB) + |
| ldate | December 28, 2017 + |
| main image | |
| main image caption | KX-U5580M front + |
| manufacturer | HLMC + |
| market segment | Desktop +, Mobile + and Embedded + |
| max cpu count | 1 + |
| max junction temperature | 363.15 K (90 °C, 194 °F, 653.67 °R) + |
| max memory | 65,536 MiB (67,108,864 KiB, 68,719,476,736 B, 64 GiB, 0.0625 TiB) + |
| max memory bandwidth | 31.79 GiB/s (32,552.96 MiB/s, 34.134 GB/s, 34,134.253 MB/s, 0.031 TiB/s, 0.0341 TB/s) + |
| max memory channels | 2 + |
| microarchitecture | WuDaoKou + |
| min junction temperature | 273.15 K (0 °C, 32 °F, 491.67 °R) + |
| model number | KX-U5580M + |
| name | KaiXian KX-U5580M + |
| part number | KX-U5580M + |
| process | 28 nm (0.028 μm, 2.8e-5 mm) + |
| series | KX-5000 + |
| smp max ways | 1 + |
| supported memory type | DDR4-2133 + |
| technology | CMOS + |
| thread count | 8 + |
| transistor count | 2,100,000,000 + |
| word size | 64 bit (8 octets, 16 nibbles) + |