From WikiChip
Information for "intel/microarchitectures/sandy bridge (client)"
Basic information
Display title | Sandy Bridge (client) - Microarchitectures - Intel |
Default sort key | Sandy Bridge (client), Intel |
Page length (in bytes) | 86,122 |
Page ID | 6762 |
Page content language | English (en) |
Page content model | wikitext |
Indexing by robots | Allowed |
Number of redirects to this page | 10 |
Counted as a content page | Yes |
Number of subpages of this page | 0 (0 redirects; 0 non-redirects) |
Page protection
Edit | Allow all users (infinite) |
Move | Allow all users (infinite) |
Edit history
Page creator | At32Hz (talk | contribs) |
Date of page creation | 21:11, 14 April 2016 |
Latest editor | 192.222.130.66 (talk) |
Date of latest edit | 23:54, 28 December 2020 |
Total number of edits | 163 |
Total number of distinct authors | 17 |
Recent number of edits (within past 90 days) | 0 |
Recent number of distinct authors | 0 |
Page properties
Transcluded templates (24) | Templates used on this page:
|
Facts about "Sandy Bridge (client) - Microarchitectures - Intel"
codename | Sandy Bridge (client) + |
core count | 2 + and 4 + |
designer | Intel + |
first launched | September 13, 2010 + |
full page name | intel/microarchitectures/sandy bridge (client) + |
instance of | microarchitecture + |
instruction set architecture | x86-64 + |
manufacturer | Intel + |
microarchitecture type | CPU + |
name | Sandy Bridge (client) + |
phase-out | November 2012 + |
pipeline stages (max) | 19 + |
pipeline stages (min) | 14 + |
process | 32 nm (0.032 μm, 3.2e-5 mm) + |