From WikiChip
Information for "arm holdings/microarchitectures/cortex-a76"
Basic information
| Display title | Cortex-A76 - Microarchitectures - ARM |
| Default sort key | Cortex-A76, ARM Holdings |
| Page length (in bytes) | 14,843 |
| Page ID | 31126 |
| Page content language | English (en) |
| Page content model | wikitext |
| Indexing by robots | Allowed |
| Number of redirects to this page | 17 |
| Counted as a content page | Yes |
| Number of subpages of this page | 0 (0 redirects; 0 non-redirects) |
Page protection
| Edit | Allow all users (infinite) |
| Move | Allow all users (infinite) |
Edit history
| Page creator | David (talk | contribs) |
| Date of page creation | 01:49, 23 August 2018 |
| Latest editor | 12.97.180.36 (talk) |
| Date of latest edit | 17:15, 17 October 2020 |
| Total number of edits | 62 |
| Total number of distinct authors | 5 |
| Recent number of edits (within past 90 days) | 0 |
| Recent number of distinct authors | 0 |
Page properties
| Transcluded templates (18) | Templates used on this page:
|
Facts about "Cortex-A76 - Microarchitectures - ARM"
| codename | Cortex-A76 + |
| core count | 1 +, 2 +, 4 +, 6 + and 8 + |
| designer | ARM Holdings + |
| first launched | May 31, 2018 + |
| full page name | arm holdings/microarchitectures/cortex-a76 + |
| instance of | microarchitecture + |
| instruction set architecture | ARMv8.2 + |
| manufacturer | TSMC + |
| microarchitecture type | CPU + |
| name | Cortex-A76 + |
| pipeline stages | 13 + |
| process | 12 nm (0.012 μm, 1.2e-5 mm) +, 7 nm (0.007 μm, 7.0e-6 mm) + and 5 nm (0.005 μm, 5.0e-6 mm) + |