From WikiChip
Editing intel/cores/cascade lake sp

Warning: You are not logged in. Your IP address will be publicly visible if you make any edits. If you log in or create an account, your edits will be attributed to your username, along with other benefits.

The edit can be undone. Please check the comparison below to verify that this is what you want to do, and then save the changes below to finish undoing the edit.

This page supports semantic in-text annotations (e.g. "[[Is specified as::World Heritage Site]]") to build structured and queryable content provided by Semantic MediaWiki. For a comprehensive description on how to use annotations or the #ask parser function, please have a look at the getting started, in-text annotation, or inline queries help pages.

Latest revision Your text
Line 47: Line 47:
 
** Gold and up also have Node Controller Support and offer Integrated Omni-Path Fabric Interface options
 
** Gold and up also have Node Controller Support and offer Integrated Omni-Path Fabric Interface options
  
{{clear}}
+
Models that are suffixed with "''T''" have extended lifetime (10 year use) guarantees and [[NEBS]]-friendly packing specification. Additionally, models that are suffixed with "''F''" (CSL-F) integrate the {{intel|Omni-Path}} Host Fabric Interface (HFI) die on-package.
  
=== Naming Scheme ===
 
Cascade Lake SKUs follow the following naming scheme.
 
  
:[[File:cascade lake naming scheme.svg|600px]]
+
{{clear}}
 
 
Where,
 
 
 
* "''F''" suffix integrates the {{intel|Omni-Path}} Host Fabric Interface (HFI) die on-package
 
* "''L''" suffix indicates the SKU is a large memory (4.5 TiB) tier SKU
 
* "''M''" suffix indicates the SKU is a medium memory (2 TiB) tier SKU
 
* "''N''" suffix indicates the SKU is a networking-specialized model
 
* "''S''" suffix indicates the SKU is a search application-specialized model
 
* "''T''" suffix indicates that SKU has an extended lifetime (10 year use) guarantees and [[NEBS]]-friendly packing specification
 
* "''U''" suffix indicates the SKU is a single-socket model (even if part of the [[Xeon Gold]] family that normally supports up two 4-way [[SMP]])
 
* "''V''" suffix indicates the SKU targets the VM density value market
 
* "''Y''" suffix indicates the SKU has {{intel|Speed Select Technology}} (SST)
 
  
 
== Cascade Lake SP Processors ==
 
== Cascade Lake SP Processors ==

Please note that all contributions to WikiChip may be edited, altered, or removed by other contributors. If you do not want your writing to be edited mercilessly, then do not submit it here.
You are also promising us that you wrote this yourself, or copied it from a public domain or similar free resource (see WikiChip:Copyrights for details). Do not submit copyrighted work without permission!

Cancel | Editing help (opens in new window)
chipsetLewisburg +
designerIntel +
first announcedApril 2, 2019 +
first launchedApril 2, 2019 +
instance ofcore +
isax86-64 +
isa familyx86 +
main imageFile:cascade lake sp (front).png +
manufacturerIntel +
microarchitectureCascade Lake +
nameCascade Lake SP +
packageFCLGA-3647 +
platformPurley +
process14 nm (0.014 μm, 1.4e-5 mm) +
socketSocket P + and LGA-3647 +
technologyCMOS +
word size64 bit (8 octets, 16 nibbles) +