From WikiChip
Editing intel/microarchitectures/gen9
Warning: You are not logged in. Your IP address will be publicly visible if you make any edits. If you log in or create an account, your edits will be attributed to your username, along with other benefits.
The edit can be undone.
Please check the comparison below to verify that this is what you want to do, and then save the changes below to finish undoing the edit.
This page supports semantic in-text annotations (e.g. "[[Is specified as::World Heritage Site]]") to build structured and queryable content provided by Semantic MediaWiki. For a comprehensive description on how to use annotations or the #ask parser function, please have a look at the getting started, in-text annotation, or inline queries help pages.
Latest revision | Your text | ||
Line 353: | Line 353: | ||
|FLOPs/Clk - Double Precision, MAD (peak) || 48 || 72 || 92 / 96 || 188 / 192 || 284 / 288 | |FLOPs/Clk - Double Precision, MAD (peak) || 48 || 72 || 92 / 96 || 188 / 192 || 284 / 288 | ||
|- | |- | ||
− | |Unslice clocking (coupled/decoupled from Cr slice) || coupled || coupled || coupled || coupled || coupled | + | |Unslice clocking (coupled/decoupled from Cr slice) || coupled || coupled || coupled || coupled || coupled / decoupled |
|- | |- | ||
|GTI / Ring Interfaces || 1 || 1 || 1 || 1 || 1 | |GTI / Ring Interfaces || 1 || 1 || 1 || 1 || 1 |
Facts about "Gen9 - Microarchitectures - Intel"
codename | Gen9 + |
designer | Intel + |
first launched | August 5, 2015 + |
full page name | intel/microarchitectures/gen9 + |
instance of | microarchitecture + |
manufacturer | Intel + |
microarchitecture type | GPU + |
name | Gen9 + |
process | 14 nm (0.014 μm, 1.4e-5 mm) + |