From WikiChip
Editing ibm/microarchitectures/power9

Warning: You are not logged in. Your IP address will be publicly visible if you make any edits. If you log in or create an account, your edits will be attributed to your username, along with other benefits.

The edit can be undone. Please check the comparison below to verify that this is what you want to do, and then save the changes below to finish undoing the edit.

This page supports semantic in-text annotations (e.g. "[[Is specified as::World Heritage Site]]") to build structured and queryable content provided by Semantic MediaWiki. For a comprehensive description on how to use annotations or the #ask parser function, please have a look at the getting started, in-text annotation, or inline queries help pages.

Latest revision Your text
Line 210: Line 210:
  
 
=== Pipeline ===
 
=== Pipeline ===
POWER9 modular design allowed IBM to reduce fetch-to-compute latency by 5 cycles. Similar number of cycles were also cut from fixed-point operations from [[fetch]] to [[retire]]. Additional 8 cycles were cut from fetch-to-retire for floating point instructions. POWER9 furthered increased fusion and reduced the number of instructions cracked (POWER handles complex instructions by 'cracking' them into two or three simple µOPs). Instruction grouping at dispatch that was done in {{\\|POWER8}} has also been entirely removed from POWER9.
+
{{empty section}}
 
 
{| style="overflow-x: scroll; white-space: nowrap; font-size: 1.2em; border-spacing: 10px; border-collapse: separate; "
 
| colspan="9" | || B0 || B1 || RES
 
|-
 
| IF || IC  || D1 || D2 || Crack/Fuse || PD0 || PD1 || XFER || MAP || VS0 || VS1 || F2 || F3 || F4 || F5
 
|-
 
| colspan="9" | || LS0 || LS1 || AGEN || BRD || CA || FMT || CA
 
|}
 
 
 
==== SMT4 core ====
 
[[File:p9smt4core.png|700px]]
 
 
 
 
 
{| class="wikitable"
 
! Fetch/Branch || Slices issue VSU & AGEN || VSU Pipe || LSU Slices
 
|-
 
|
 
* 32 KiB L1I$
 
* 8 fetch, 6 decode
 
* 1x branch execution
 
||
 
* 4x scalar-64b / 2x vector-128b
 
* 4x load/store AGEN
 
||
 
* 4x [[ALU]]
 
* 4x [[FP]] + FX-MUL + Complex (64b)
 
* 2x Permute (128b)
 
* 2x Quad Fixed (128b)
 
* 2x Fixed Divide (64b)
 
* 1x Quad FP & Decimal FP
 
* 1x Cryptography
 
||
 
* 32 KiB L1D$
 
* Up to 4 DW Load or Store
 
|}
 
  
 
== Performance Claims ==
 
== Performance Claims ==

Please note that all contributions to WikiChip may be edited, altered, or removed by other contributors. If you do not want your writing to be edited mercilessly, then do not submit it here.
You are also promising us that you wrote this yourself, or copied it from a public domain or similar free resource (see WikiChip:Copyrights for details). Do not submit copyrighted work without permission!

Cancel | Editing help (opens in new window)

This page is a member of 1 hidden category:

codenamePOWER9 +
core count24 +, 4 +, 8 +, 12 +, 16 + and 20 +
designerIBM +
first launchedAugust 2017 +
full page nameibm/microarchitectures/power9 +
instance ofmicroarchitecture +
instruction set architecturePower ISA v3.0B +
manufacturerGlobalFoundries +
microarchitecture typeCPU +
namePOWER9 +
phase-out2020 +
pipeline stages (max)16 +
pipeline stages (min)12 +
process14 nm (0.014 μm, 1.4e-5 mm) +