From WikiChip
Editing cavium/octeon plus

Warning: You are not logged in. Your IP address will be publicly visible if you make any edits. If you log in or create an account, your edits will be attributed to your username, along with other benefits.

The edit can be undone. Please check the comparison below to verify that this is what you want to do, and then save the changes below to finish undoing the edit.

This page supports semantic in-text annotations (e.g. "[[Is specified as::World Heritage Site]]") to build structured and queryable content provided by Semantic MediaWiki. For a comprehensive description on how to use annotations or the #ask parser function, please have a look at the getting started, in-text annotation, or inline queries help pages.

Latest revision Your text
Line 37: Line 37:
  
 
== Members ==
 
== Members ==
=== CN50xx Series ===
 
{{empty section}}
 
=== CN52xx Series ===
 
{{empty section}}
 
=== CN54xx Series ===
 
{{empty section}}
 
=== CN55xx Series ===
 
{{empty section}}
 
=== CN56xx Series ===
 
{{empty section}}
 
=== CN57xx Series ===
 
The CN57xx series come with [[6 cores|6]] to [[12 cores|12]] {{cavium|cnMIPS|l=arch}} cores. CN57xx series is designed for storage devices, incorporating hardware support for [[RAID]] 5 and 6. All models incorporate the following features:
 
 
* PCI Express x4, x8
 
* 2x (4x SGMII or 1x XAUI)
 
* 72/144 bit DD2-800 memory
 
<!-- NOTE:
 
          This table is generated automatically from the data in the actual articles.
 
          If a microprocessor is missing from the list, an appropriate article for it needs to be
 
          created and tagged accordingly.
 
 
          Missing a chip? please dump its name here: http://en.wikichip.org/wiki/WikiChip:wanted_chips
 
-->
 
<div style="overflow-x: auto;">
 
<table class="wikitable sortable tc4 tc10 tc11 tc12 tc13 tc14 tc15" style="min-width: 1200px;">
 
<tr><th colspan="14" style="background:#D6D6FF;">CN57xx-Series Microprocessors</th></tr>
 
<tr><th colspan="7">CPU</th><th colspan="3">Memory</th><th colspan="4">[[Hardware Accelerators]]</th></tr>
 
<tr><th>Model</th><th>Price</th><th>Launched</th><th>Cores</th><th>L2$</th><th>Power</th><th>Freq</th><th>Mem Type</th><th>Max Mem</th><th>ECC</th><th>Encryption</th><th>Compression</th><th>TCP</th><th>QoS</th></tr>
 
{{#ask: [[Category:microprocessor models by cavium]][[microprocessor family::OCTEON Plus]][[microprocessor series::CN57xx]]
 
|?full page name
 
|?model number
 
|?release price
 
|?first launched
 
|?core count
 
|?l2$ size#MiB
 
|?power dissipation
 
|?base frequency
 
|?supported memory type
 
|?max memory
 
|?has ecc memory support
 
|?has hardware accelerators for cryptography
 
|?has hardware accelerators for data compression
 
|?has hardware accelerators for tcp packet processing
 
|?has hardware accelerators for network quality of service processing
 
|format=template
 
|template=proc table 3
 
|userparam=15:11
 
|mainlabel=-
 
|sort=model number
 
}}
 
{{table count|col=14|ask=[[Category:microprocessor models by cavium]][[microprocessor family::OCTEON Plus]][[microprocessor series::CN57xx]]}}
 
</table>
 
</div>
 
 
 
=== CN58xx Series ===
 
=== CN58xx Series ===
 
The CN58xx series come with [[4 cores|4]] to [[16 cores|16]] {{cavium|cnMIPS|l=arch}} cores. All models incorporate the following features:
 
The CN58xx series come with [[4 cores|4]] to [[16 cores|16]] {{cavium|cnMIPS|l=arch}} cores. All models incorporate the following features:
  
* Pin compatible with {{\\|Octeon|Octeon CN38xx Series}}.
 
 
* Network interfaces support for up to 2x [[RGMII]] or 2x [[SPI-4.2]]
 
* Network interfaces support for up to 2x [[RGMII]] or 2x [[SPI-4.2]]
 
* 72/144 bit DD2-800 memory
 
* 72/144 bit DD2-800 memory

Please note that all contributions to WikiChip may be edited, altered, or removed by other contributors. If you do not want your writing to be edited mercilessly, then do not submit it here.
You are also promising us that you wrote this yourself, or copied it from a public domain or similar free resource (see WikiChip:Copyrights for details). Do not submit copyrighted work without permission!

Cancel | Editing help (opens in new window)

This page is a member of 1 hidden category:

Facts about "OCTEON Plus - Cavium"
designerCavium +
first announcedOctober 9, 2006 +
first launchedFebruary 2007 +
full page namecavium/octeon plus +
instance ofsystem on a chip family +
instruction set architectureMIPS64 +
main designerCavium +
manufacturerTSMC +
microarchitecturecnMIPS +
nameCavium OCTEON Plus +
packageFCBGA-1521 +
process90 nm (0.09 μm, 9.0e-5 mm) +
socketBGA-1521 +
technologyCMOS +
word size64 bit (8 octets, 16 nibbles) +