From WikiChip
Editing arm holdings/microarchitectures/arm6

Warning: You are not logged in. Your IP address will be publicly visible if you make any edits. If you log in or create an account, your edits will be attributed to your username, along with other benefits.

The edit can be undone. Please check the comparison below to verify that this is what you want to do, and then save the changes below to finish undoing the edit.

This page supports semantic in-text annotations (e.g. "[[Is specified as::World Heritage Site]]") to build structured and queryable content provided by Semantic MediaWiki. For a comprehensive description on how to use annotations or the #ask parser function, please have a look at the getting started, in-text annotation, or inline queries help pages.

Latest revision Your text
Line 2: Line 2:
 
{{microarchitecture
 
{{microarchitecture
 
|atype=CPU
 
|atype=CPU
|name=ARM4
+
|name=ARM6
 
|designer=ARM Holdings
 
|designer=ARM Holdings
|designer 2=1
 
|designer 3=1
 
|designer 4=1
 
 
|manufacturer=VLSI Technology
 
|manufacturer=VLSI Technology
 
|manufacturer 2=GEC-Plessey Semiconductors
 
|manufacturer 2=GEC-Plessey Semiconductors
 
|manufacturer 3=Sharp
 
|manufacturer 3=Sharp
|phase-out=202p
+
|introduction=1993
 
|process=0.8 µm
 
|process=0.8 µm
 
|cores=1
 
|cores=1
|cores 2=4
 
|cores 3=6
 
|cores 4=8
 
|processing elements=2
 
|processing elements 2=4
 
|processing elements 3=6
 
|processing elements 4=8
 
 
|type=Scalar
 
|type=Scalar
 
|type 2=Pipelined
 
|type 2=Pipelined
 
|stages=3
 
|stages=3
|stages min=12
 
|stages max=1w
 
 
|decode=1-way
 
|decode=1-way
 
|isa=ARMv3
 
|isa=ARMv3
|isa 2=ARMv6
 
|isa 3=ARMv4
 
|feature=Galaxy s7
 
 
|l1=4 KiB
 
|l1=4 KiB
 
|l1 per=core
 
|l1 per=core
 
|l1 desc=64-way set associative
 
|l1 desc=64-way set associative
|predecessor=ARM6
+
|predecessor=ARM3
 
|predecessor link=acorn/microarchitectures/arm3
 
|predecessor link=acorn/microarchitectures/arm3
|successor=ARM6
+
|successor=ARM7
|successor link=arm holdings/microarchitectures/arm6
+
|successor link=arm holdings/microarchitectures/arm7
 
}}
 
}}
'''ARM6''' is an [[ARM]] microarchitecture designed by [[ARM Holdings]] and introduced in 1991 as a successor to the {{acorn|ARM3|l=arch}}. This was the first design by ARM as an independent company after being spun-off from [[Acorn Computers]].
+
'''ARM6''' is an [[ARM]] microarchitecture designed by [[ARM Holdings]] and introduced in 1993 as a successor to the {{acorn|ARM3|l=arch}}. This was the first design by ARM as an independent company after being spun-off from [[Acorn Computers]].
  
 
== History ==
 
== History ==
 
{{see also|arm/history|l1=ARM's History}}
 
{{see also|arm/history|l1=ARM's History}}
Following ARM's incorporation in November 1990 after being spun-off from [[Acorn Computers]], ARM continued to develop the ARM microprocessor. In 1991 ARM introduced the ARM6 MacroCell, a substantial improvement over the previous {{acorn|ARM3|l=arch}} microarchitecture. The same year ARM signed with a number of additional licensees beyond [[VLSI Technology]], including [[Sharp]] and [[GEC-Plessey]].
+
Following ARM's incorporation in November 1990 after being spun-off from [[Acorn Computers]], ARM continued to develop the ARM microprocessor. In 1993 ARM introduced the ARM6 MacroCell, a substantial improvement over the previous {{acorn|ARM3|l=arch}} microarchitecture. The same year ARM signed with a number of additional licensees beyond [[VLSI Technology]], including [[Sharp]] and [[GEC-Plessey]].
  
 
The popularity of the ARM6 can be largely attributed to [[Apple]]'s adaptation of the processor in their {{apple|Newton}} PDAs.
 
The popularity of the ARM6 can be largely attributed to [[Apple]]'s adaptation of the processor in their {{apple|Newton}} PDAs.
Line 54: Line 39:
  
 
=== Key changes from {{\\|ARM3}} ===
 
=== Key changes from {{\\|ARM3}} ===
* [[0.8 µm process]] (from [[1.5 µm]])
 
* Support for Bi-Endian operations
 
 
* 32-bit address space (from {{arm|26-bit}})
 
* 32-bit address space (from {{arm|26-bit}})
 
** Can map 4 GiB of memory
 
** Can map 4 GiB of memory
 
** {{arm|CPSR}} & {{arm|SPSR}} moved out of the [[program counter]]
 
** {{arm|CPSR}} & {{arm|SPSR}} moved out of the [[program counter]]
 
** Their own separate registers
 
** Their own separate registers
** Backwards compatibility mode
+
* New Modes
*** 26-bit Mode
 
* New Modes (6 new 32-bit modes)
 
 
** Abort (abt)
 
** Abort (abt)
 
** Undefined (und)
 
** Undefined (und)
Line 106: Line 87:
 
The ARM6 is a further evolutionary enhancement of the {{acorn|ARM3|l=arch}}. The new chip integrated a number of highly desired features - particularly ones needed by [[Apple]]. The ARM6, departs from all the {{arm|history|previous ARM chips}} by featuring a full 32-bit address and data buses. To {{arm|26-bit|facilitate}} the larger address space, ARM (previously [[Acorn]]) had to move the status flags from the program counter to its own {{arm|CPSR|independent register}}. In total, the ARM6 has 37 registers consisting of 31 {{arch|32}} general-purpose registers and 6 additional status registers.
 
The ARM6 is a further evolutionary enhancement of the {{acorn|ARM3|l=arch}}. The new chip integrated a number of highly desired features - particularly ones needed by [[Apple]]. The ARM6, departs from all the {{arm|history|previous ARM chips}} by featuring a full 32-bit address and data buses. To {{arm|26-bit|facilitate}} the larger address space, ARM (previously [[Acorn]]) had to move the status flags from the program counter to its own {{arm|CPSR|independent register}}. In total, the ARM6 has 37 registers consisting of 31 {{arch|32}} general-purpose registers and 6 additional status registers.
  
=== Core ===
 
 
==== Pipeline ====
 
==== Pipeline ====
 
{{main|acorn/microarchitectures/arm2#Pipeline|l1=ARM2 Pipeline}}
 
{{main|acorn/microarchitectures/arm2#Pipeline|l1=ARM2 Pipeline}}
 
ARM6's pipeline is identical to the ARM2.
 
ARM6's pipeline is identical to the ARM2.
 
==== Modes ====
 
With the introduction of a 32-bit bus, ARM needed to introduce modes that operate on the extended bus as well as maintain backwards compatibility. The four modes that existed in prior ARM architectures (i.e., User, IRQ, FIQ, and Supervisor) are now <code>User26</code>, <code>IRQ26</code>, <code>FIQ26</code>, and <code>Supervisor26</code>. To facilitate the 32-bit bus, ARM introduced a 32-bit variants of those modes <code>User32</code>, <code>IRQ32</code>, <code>FIQ32</code>, and <code>Supervisor32</code>. Additionally, two new modes <code>Abort32</code> and <code>Undefined32</code> were also introduced. Those only exist in 32-bit mode.
 
 
===== Backward Compatibility =====
 
Because the ARM6 core now features a full 32-bit address and data buses, it breaks compatibility with prior code. ARM addressed this problem by offering a compatibility mode. Two of the new control register bits are <code>prog32</code> and <code>data32</code> which can be set to change how the core behaves:
 
 
{| class="wikitable tc1"
 
! <code>prog32</code><code>data32</code> !! Mode !! Behavior
 
|-
 
| <code>00</code> || {{arm|26-bit|26-bit program and data space}} || Forces the machine to operate in 26-bit programmer mode like the {{arm|versions|previous}} ARM architectures with things such as exceptions handled in appropriate 26-bit mode.
 
|-
 
| <code>01</code> || 26 bit program and 32-bit data space || This operations is similar to the one described above but disables address exceptions to allow data transfer operations to access the full 32-bit address space.
 
|-
 
| <code>10</code> || Undefined.
 
|-
 
| <code>11</code> || {{arm|32-bit|32-bit program and data space}} || Normal ARM6 32-bit mode.
 
|}
 
 
It's worth pointing out that when in 26-bit program space, only the four original modes (User, FIQ, IRQ, and Supervisor) are available and they behave in the same way as previous architectures in order to allow older programs to execute correctly.
 
 
==== Status Registers ====
 
ARM6 moved the status code into their own registers. There are now 6 individual {{arm|status registers}}:
 
 
* 1x <code>{{arm|CPSR}}</code> (Current Processor Status Register)
 
* 5x <code>{{arm|SPSR}}</code> (Saved Program Status Registers)
 
 
''CPSR'' which holds the current processor status features 4 [[condition codes]] (CC), 2 interrupt mask bits, and 5 processor mode bits. Those registers can only be accessed via the {{arm|MRS}}/{{arm|MSR}} instructions that move the data between the general-purpose registers and the status registers. It's worth pointing out that because the status bits are no longer in the program counter but in discrete registers, it's no longer possible to automatically save those bits on a branch and link instruction execution. Upon an exception, however, the CPSR gets copied over to the SPSR of the new mode allowing the exception handler to restore the state upon exit.
 
  
 
=== Cache ===
 
=== Cache ===

Please note that all contributions to WikiChip may be edited, altered, or removed by other contributors. If you do not want your writing to be edited mercilessly, then do not submit it here.
You are also promising us that you wrote this yourself, or copied it from a public domain or similar free resource (see WikiChip:Copyrights for details). Do not submit copyrighted work without permission!

Cancel | Editing help (opens in new window)
codenameARM4 +
core count1 +, 4 +, 6 + and 8 +
designer1 + and ARM Holdings +
full page namearm holdings/microarchitectures/arm6 +
instance ofmicroarchitecture +
instruction set architectureARMv3 +, ARMv4 + and ARMv6 +
manufacturerGEC-Plessey Semiconductors +, Sharp + and VLSI Technology +
microarchitecture typeCPU +
nameARM4 +
phase-out0202 JL +
pipeline stages3 +
pipeline stages (min)12 +
process800 nm (0.8 μm, 8.0e-4 mm) +
processing element count4 +, 6 +, 8 + and 2 +