From WikiChip
Editing amd/epyc

Warning: You are not logged in. Your IP address will be publicly visible if you make any edits. If you log in or create an account, your edits will be attributed to your username, along with other benefits.

The edit can be undone. Please check the comparison below to verify that this is what you want to do, and then save the changes below to finish undoing the edit.

This page supports semantic in-text annotations (e.g. "[[Is specified as::World Heritage Site]]") to build structured and queryable content provided by Semantic MediaWiki. For a comprehensive description on how to use annotations or the #ask parser function, please have a look at the getting started, in-text annotation, or inline queries help pages.

Latest revision Your text
Line 6: Line 6:
 
| developer        = AMD
 
| developer        = AMD
 
| manufacturer      = GlobalFoundries
 
| manufacturer      = GlobalFoundries
| manufacturer 2    = TSMC
 
 
| type              = System on chips
 
| type              = System on chips
 
| first announced  = May 16, 2017
 
| first announced  = May 16, 2017
Line 13: Line 12:
 
| isa              = x86-64
 
| isa              = x86-64
 
| microarch        = Zen
 
| microarch        = Zen
| microarch 2      = Zen 2
 
| microarch 3      = Zen 3
 
| microarch 4      = Zen 4
 
 
| word              = 64 bit
 
| word              = 64 bit
 
| proc              = 14 nm
 
| proc              = 14 nm
| proc 2            = 7 nm
 
| proc 3            = 5 nm
 
 
| tech              = CMOS
 
| tech              = CMOS
 
| clock min        = 2,000 MHz
 
| clock min        = 2,000 MHz
 
| clock max        = 2,400 MHz
 
| clock max        = 2,400 MHz
 
| package          = FCLGA-4094
 
| package          = FCLGA-4094
| package 2        = FCLGA-?
 
 
| socket            = Socket SP3
 
| socket            = Socket SP3
| socket 2          = Socket SP5
 
  
 
| succession      = Yes
 
| succession      = Yes
Line 40: Line 32:
 
EPYC is AMD's flagship mainstream server microprocessors. It was originally announced during AMD's Financial Analyst Day on May 16, [[2017]]. EPYC replaces the previous {{amd|Opteron}} server family with the introduction of the {{amd|Zen|l=arch}} microarchitecture which was introduced early [[2017]] for the mainstream market. EPYC processors support 1-way and 2-way [[multiprocessing]].
 
EPYC is AMD's flagship mainstream server microprocessors. It was originally announced during AMD's Financial Analyst Day on May 16, [[2017]]. EPYC replaces the previous {{amd|Opteron}} server family with the introduction of the {{amd|Zen|l=arch}} microarchitecture which was introduced early [[2017]] for the mainstream market. EPYC processors support 1-way and 2-way [[multiprocessing]].
  
First generation EPYC processors, the 7001 series codenamed "{{amd|Naples|l=core}}", are based on the {{amd|Zen|l=arch}} microarchitecture and were launched in June [[2017]]. Using chips manufactured on a [[GlobalFoundries]] [[14 nm process]], these microprocessors range from [[8 cores|eight]] to [[32 cores|thirty-two]] cores. In mid-[[2019]], AMD introduced the second EPYC generation, the 7002 "{{amd|Rome|l=core}}" series, which doubled the number of cores to [[64 cores|sixty-four]]. It was followed by the {{amd|Zen 3|l=arch}}-based 7003 series codenamed "{{amd|Milan|l=core}}" in March [[2021]]. On November 11th, 2022, AMD unveiled the fourth generation EPYC codenamed "{{amd|Genoa|l=core}}" based on {{amd|Zen 4|l=arch}} microarchitecture reaching [[96 cores|ninety-six]] cores.
+
First-generation EPYC processors, 7001-series, codename {{amd|Naples|l=core}}, are based on the {{amd|Zen|l=arch}} microarchitecture which were launched in June [[2017]]. Manfuacutred on [[GlobalFoundries]] [[14 nm process]], those microprocessors ranged from [[8 cores|eight]] to [[32 cores|thirty-two]] cores. In mid-[[2019]], AMD introduced second-generation EPYC, 7002-series, codename {{amd|Rome|l=core}} which doubled the number of cores to [[64 cores|sixty-four]].
  
 
=== Codenames ===
 
=== Codenames ===
Line 51: Line 43:
 
| August, [[2019]] || {{amd|Rome|l=core}} || {{amd|Zen 2|l=arch}} || {{amd|Socket SP3|l=pack}} || [[7 nm]] || [[8 cores|8]]-[[64 cores|64]]
 
| August, [[2019]] || {{amd|Rome|l=core}} || {{amd|Zen 2|l=arch}} || {{amd|Socket SP3|l=pack}} || [[7 nm]] || [[8 cores|8]]-[[64 cores|64]]
 
|-
 
|-
| March, [[2021]] || {{amd|Milan|l=core}} || {{amd|Zen 3|l=arch}} || {{amd|Socket SP3|l=pack}} || [[7 nm+]] || [[8 cores|8]]-[[64 cores|64]]
+
| ?, [[2020]] || {{amd|Milan|l=core}} || {{amd|Zen 3|l=arch}} || {{amd|Socket SP3|l=pack}} || [[7 nm+]] || ?-?
 
|-
 
|-
| November, [[2022]] || {{amd|Genoa|l=core}} || {{amd|Zen 4|l=arch}} || {{amd|Socket SP5|l=pack}} || [[5 nm]] || [[16 cores|16]]-[[96 cores|96]]
+
| ?, [[2021]] || {{amd|Genoa|l=core}} || {{amd|Zen 4|l=arch}} || ? || [[5 nm]] || ?
 
|}
 
|}
  
 
== Naming scheme ==
 
== Naming scheme ==
{{chip identification
+
AMD EPYC SKUs follow the following naming scheme.
| title    =
+
 
| parts    = 6
+
 
| ex 1      = EPYC
+
:[[File:epyc naming scheme.svg|600px]]
| ex 2      =  
 
| ex 3      = 9
 
| ex 4      = 65
 
| ex 5      = 4
 
| ex 6      = P
 
| desc 1    = <table style="text-align:left"><th colspan="2">Product Family</th>
 
<tr><td>EPYC</td></tr>
 
<tr><td>EPYC Embedded</td></tr>
 
</table>
 
| desc 3    = <table style="text-align:left"><th colspan="2">Product Series</th>
 
<tr><th>3xxx</th><td>Embedded SOC</td></tr>
 
<tr><th>7xxx</th><td>High-performance server CPU/SOC (Zen 1 to Zen 3)</td></tr>
 
<tr><th>9xxx</th><td>High-performance server CPU/SOC (Zen 4)</td></tr>
 
</table>
 
| desc 4    = <table style="text-align:left"><th colspan="2">Product Model / Performance Level</th>
 
<tr><th>Fx/xF</th><td>Frequency optimized</td></tr>
 
<tr><th>Hx</th><td>[[HPC]]-optimized</td></tr>
 
</table>
 
| desc 5    = <table style="text-align:left"><th colspan="2">Generation</th>
 
<tr><th>1</th><td>First generation, 7001 "{{amd|Naples|l=core}}" series, {{amd|Zen|l=arch}} microarchitecture</td></tr>
 
<tr><th>2</th><td>Second generation, 7002 "{{amd|Rome|l=core}}" series, {{amd|Zen 2|l=arch}} microarchitecture</td></tr>
 
<tr><th>3</th><td>Third generation, 7003 "{{amd|Milan|l=core}}" series, {{amd|Zen 3|l=arch}} microarchitecture</td></tr>
 
<tr><th>4</th><td>Fourth generation, 9004 "{{amd|Genoa|l=core}}" series, {{amd|Zen 4|l=arch}} microarchitecture</td></tr>
 
</table>
 
| desc 6    = <table style="text-align:left"><th colspan="2">Feature Modifier</th>
 
<tr><th>(none)</th><td>1P, 2P</td></tr>
 
<tr><th>P</th><td>1P (single socket) only</td></tr>
 
</table>
 
}}
 
  
 
== Members ==
 
== Members ==
Line 253: Line 216:
 
}}
 
}}
 
{{comp table count|ask=[[Category:microprocessor models by amd]] [[instance of::microprocessor]] [[microprocessor family::EPYC]]  [[core name::Rome]]}}
 
{{comp table count|ask=[[Category:microprocessor models by amd]] [[instance of::microprocessor]] [[microprocessor family::EPYC]]  [[core name::Rome]]}}
</table>
 
{{comp table end}}
 
 
=== 7003 Series (Zen 3) ===
 
{{see also|amd/cores/milan|amd/microarchitectures/zen 3|l1=Milan|l2=Zen 3 µarch}}
 
The third generation of EPYC processors was launched on March 15, 2021. These processors are backwards compatible with motherboards for the EPYC 7002 series and have the same basic features. Development focused on microarchitectural improvements resulting in a 19% IPC uplift and higher efficiency. Other improvements include:
 
 
* Core Complex with 8 CPU cores sharing a 32 MiB L3 cache, i.e. twice as much L3 cache available to one core and lower inter-core latency.
 
* Coupled Infinity Fabric and memory clock for slightly lower memory latency now supported up to 1600 MHz (DDR4-3200).
 
* New 4- and 6-channel memory configuration options for better memory performance at reduced memory cost.
 
* I/O performance improvements.
 
* Third generation Secure Encrypted Virtualization with a new Secure Nested Paging extension to protect the confidentiality and also integrity of code and data in virtual machines.
 
* Control-flow Enforcement Technology / Shadow Stack, a countermeasure to security exploits redirecting the control flow to code fragments which happen to perform unintended operations useful to an attacker.
 
<br/>
 
 
<!-- NOTE:
 
          This table is generated automatically from the data in the actual articles.
 
          If a microprocessor is missing from the list, an appropriate article for it needs to be
 
          created and tagged accordingly.
 
 
          Missing a chip? please dump its name here: https://en.wikichip.org/wiki/WikiChip:wanted_chips
 
-->
 
{{comp table start}}
 
<table class="comptable sortable tc4 tc5 tc10 tc11 tc12">
 
<tr class="comptable-header"><th>&nbsp;</th><th colspan="12">List of Zen 3-based EPYC Processors</th></tr>
 
<tr class="comptable-header"><th>&nbsp;</th><th colspan="8">Main Specs</th><th colspan="7">Frequency</th></tr>
 
<tr class="comptable-header"><th>Model</th><th>Price</th><th>Launched</th><th>Cores</th><th>Threads</th><th>L2$</th><th>L3$</th><th>TDP</th><th>Memory</th><th>Base Frequency</th><th>Max Boost</th></tr>
 
<tr class="comptable-header comptable-header-sep"><th>&nbsp;</th><th colspan="25">[[Uniprocessors]]</th></tr>
 
{{#ask: [[Category:microprocessor models by amd]] [[instance of::microprocessor]] [[microprocessor family::EPYC]] [[core name::Milan]] [[max cpu count:: 1]]
 
|?full page name
 
|?model number
 
|?release price
 
|?first launched
 
|?core count
 
|?thread count
 
|?l2$ size#MiB
 
|?l3$ size#MiB
 
|?tdp
 
|?supported memory type
 
|?base frequency#GHz
 
|?turbo frequency#GHz
 
|format=template
 
|template=proc table 3
 
|userparam=12
 
|mainlabel=-
 
|valuesep=,
 
}}
 
<tr class="comptable-header comptable-header-sep"><th>&nbsp;</th><th colspan="25">[[Multiprocessors]] (dual-socket)</th></tr>
 
{{#ask: [[Category:microprocessor models by amd]] [[instance of::microprocessor]] [[microprocessor family::EPYC]] [[core name::Milan]] [[max cpu count:: !1]]
 
|?full page name
 
|?model number
 
|?release price
 
|?first launched
 
|?core count
 
|?thread count
 
|?l2$ size#MiB
 
|?l3$ size#MiB
 
|?tdp
 
|?supported memory type
 
|?base frequency#GHz
 
|?turbo frequency#GHz
 
|format=template
 
|template=proc table 3
 
|userparam=12
 
|mainlabel=-
 
|valuesep=,
 
}}
 
<tr class="comptable-header comptable-header-sep"><th>&nbsp;</th><th colspan="25">Frequency-optimized SKUs</th></tr>
 
{{#ask: [[Category:microprocessor models by amd]] [[instance of::microprocessor]] [[microprocessor family::EPYC]] [[core name::Milan]] [[max cpu count:: !1]] [[part of::Frequency-optimized SKUs]]
 
|?full page name
 
|?model number
 
|?release price
 
|?first launched
 
|?core count
 
|?thread count
 
|?l2$ size#MiB
 
|?l3$ size#MiB
 
|?tdp
 
|?supported memory type
 
|?base frequency#GHz
 
|?turbo frequency#GHz
 
|format=template
 
|template=proc table 3
 
|userparam=12
 
|mainlabel=-
 
|valuesep=,
 
}}
 
{{comp table count|ask=[[Category:microprocessor models by amd]] [[instance of::microprocessor]] [[microprocessor family::EPYC]]  [[core name::Milan]]}}
 
</table>
 
{{comp table end}}
 
 
=== 9004 Series (Zen 4) ===
 
{{see also|amd/cores/genoa|amd/microarchitectures/zen 4|l1=Genoa|l2=Zen 4 µarch}}
 
The third generation of EPYC processors was launched on November 10, 2022.
 
 
<!-- NOTE:
 
          This table is generated automatically from the data in the actual articles.
 
          If a microprocessor is missing from the list, an appropriate article for it needs to be
 
          created and tagged accordingly.
 
 
          Missing a chip? please dump its name here: https://en.wikichip.org/wiki/WikiChip:wanted_chips
 
-->
 
{{comp table start}}
 
<table class="comptable sortable tc4 tc5 tc10 tc11 tc12">
 
<tr class="comptable-header"><th>&nbsp;</th><th colspan="12">List of Zen 4-based EPYC Processors</th></tr>
 
<tr class="comptable-header"><th>&nbsp;</th><th colspan="8">Main Specs</th><th colspan="7">Frequency</th></tr>
 
<tr class="comptable-header"><th>Model</th><th>Price</th><th>Launched</th><th>Cores</th><th>Threads</th><th>L2$</th><th>L3$</th><th>TDP</th><th>Memory</th><th>Base Frequency</th><th>Max Boost</th></tr>
 
<tr class="comptable-header comptable-header-sep"><th>&nbsp;</th><th colspan="25">[[Uniprocessors]]</th></tr>
 
{{#ask: [[Category:microprocessor models by amd]] [[instance of::microprocessor]] [[microprocessor family::EPYC]] [[core name::Genoa]] [[max cpu count:: 1]]
 
|?full page name
 
|?model number
 
|?release price
 
|?first launched
 
|?core count
 
|?thread count
 
|?l2$ size#MiB
 
|?l3$ size#MiB
 
|?tdp
 
|?supported memory type
 
|?base frequency#GHz
 
|?turbo frequency#GHz
 
|format=template
 
|template=proc table 3
 
|userparam=12
 
|mainlabel=-
 
|valuesep=,
 
}}
 
<tr class="comptable-header comptable-header-sep"><th>&nbsp;</th><th colspan="25">[[Multiprocessors]] (dual-socket)</th></tr>
 
{{#ask: [[Category:microprocessor models by amd]] [[instance of::microprocessor]] [[microprocessor family::EPYC]] [[core name::Genoa]] [[max cpu count:: !1]]
 
|?full page name
 
|?model number
 
|?release price
 
|?first launched
 
|?core count
 
|?thread count
 
|?l2$ size#MiB
 
|?l3$ size#MiB
 
|?tdp
 
|?supported memory type
 
|?base frequency#GHz
 
|?turbo frequency#GHz
 
|format=template
 
|template=proc table 3
 
|userparam=12
 
|mainlabel=-
 
|valuesep=,
 
}}
 
<tr class="comptable-header comptable-header-sep"><th>&nbsp;</th><th colspan="25">Frequency-optimized SKUs</th></tr>
 
{{#ask: [[Category:microprocessor models by amd]] [[instance of::microprocessor]] [[microprocessor family::EPYC]] [[core name::Genoa]] [[max cpu count:: !1]] [[part of::Frequency-optimized SKUs]]
 
|?full page name
 
|?model number
 
|?release price
 
|?first launched
 
|?core count
 
|?thread count
 
|?l2$ size#MiB
 
|?l3$ size#MiB
 
|?tdp
 
|?supported memory type
 
|?base frequency#GHz
 
|?turbo frequency#GHz
 
|format=template
 
|template=proc table 3
 
|userparam=12
 
|mainlabel=-
 
|valuesep=,
 
}}
 
{{comp table count|ask=[[Category:microprocessor models by amd]] [[instance of::microprocessor]] [[microprocessor family::EPYC]]  [[core name::Genoa]]}}
 
 
</table>
 
</table>
 
{{comp table end}}
 
{{comp table end}}

Please note that all contributions to WikiChip may be edited, altered, or removed by other contributors. If you do not want your writing to be edited mercilessly, then do not submit it here.
You are also promising us that you wrote this yourself, or copied it from a public domain or similar free resource (see WikiChip:Copyrights for details). Do not submit copyrighted work without permission!

Cancel | Editing help (opens in new window)
Facts about "EPYC - AMD"
designerAMD +
first announcedMay 16, 2017 +
first launchedJune 20, 2017 +
full page nameamd/epyc +
instance ofsystem on a chip family +
instruction set architecturex86-64 +
main designerAMD +
manufacturerGlobalFoundries + and TSMC +
microarchitectureZen +, Zen 2 +, Zen 3 + and Zen 4 +
nameAMD EPYC +
packageFCLGA-4094 + and FCLGA-? +
process14 nm (0.014 μm, 1.4e-5 mm) +, 7 nm (0.007 μm, 7.0e-6 mm) + and 5 nm (0.005 μm, 5.0e-6 mm) +
socketSocket SP3 + and Socket SP5 +
technologyCMOS +
word size64 bit (8 octets, 16 nibbles) +