From WikiChip
Difference between revisions of "amd/am486/am486dx4-120sv8b"
< amd‎ | am486

(Cache)
Line 81: Line 81:
 
{{main|intel/microarchitectures/80486#Memory_Hierarchy|l1=80486 § Cache}}
 
{{main|intel/microarchitectures/80486#Memory_Hierarchy|l1=80486 § Cache}}
 
{{cache info
 
{{cache info
|l1 cache=8 KB
+
|l1 cache=8 KiB
|l1 break=1x8 KB
+
|l1 break=1x8 KiB
 
|l1 desc=4-way set associative
 
|l1 desc=4-way set associative
 
|l1 extra=(unified, write-back policy)
 
|l1 extra=(unified, write-back policy)

Revision as of 22:49, 20 September 2016

Template:mpu Am486DX4-100SV8B was an Enhanced Am486 microprocessor introduced by AMD in 1996. This processor had a clock multiplier of 3 having a frequency of 120 MHz with a bus frequency of 40 MHz. This "Enhanced" Am486 includes some other features such as SMM, stop-clock control, and write-back cache.

Cache

Main article: 80486 § Cache
Cache Info [Edit Values]
L1$ 8 KiB
8,192 B
0.00781 MiB
1x8 KiB 4-way set associative (unified, write-back policy)

Graphics

This chip had no integrated graphics processing unit.

Features

  • Stop-clock control
  • System Management Mode (SMM)

Die Shot

AMD 80486DX4 die.JPG

Documents

See also

has featureSystem Management Mode +
l1$ description4-way set associative +
l1$ size8 KiB (8,192 B, 0.00781 MiB) +