From WikiChip
OCTEON - Cavium
< cavium
Revision as of 15:04, 7 December 2016 by ChipIt (talk | contribs) (Created page with "{{cavium title|OCTEON}} {{ic family | title = Cavium OCTEON | image = octeon cn38xx.png | caption = CN38xx | developer = Cavium | man...")
(diff) ← Older revision | Latest revision (diff) | Newer revision → (diff)

Cavium OCTEON
octeon cn38xx.png
CN38xx
Developer Cavium
Manufacturer TSMC
Type System on chips
Introduction September 13, 2004 (announced)
Architecture MIPS64 R2 network SoCs
ISA MIPS64
µarch cnMIPS
Word size 64 bit
8 octets
16 nibbles
Process 130 nm
0.13 μm
1.3e-4 mm
Technology CMOS
Clock 400 MHz-600 MHz
Package FCBGA-1521
Socket BGA-1521
Succession
OCTEON II

OCTEON was a family of 64-bit multi-core MIPS microprocessors designed by Cavium for networking devices.

Facts about "OCTEON - Cavium"
designerCavium +
first announcedSeptember 13, 2004 +
full page namecavium/octeon +
instance ofsystem on a chip family +
instruction set architectureMIPS64 +
main designerCavium +
manufacturerTSMC +
microarchitecturecnMIPS +
nameCavium OCTEON +
packageFCBGA-1521 +
process130 nm (0.13 μm, 1.3e-4 mm) +
socketBGA-1521 +
technologyCMOS +
word size64 bit (8 octets, 16 nibbles) +