From WikiChip
Am486DX2-100V16B - AMD
< amd‎ | am486
Revision as of 21:41, 20 September 2016 by ChipIt (talk | contribs) (Cache)

Template:mpu Am486DX2-100V16B was an 80486-compatible microprocessor introduced by AMD in 1995. This processor had a clock multiplier of 2 having base frequency of 100 MHz with a bus frequency of 50 MHz. This model had a write-back cache and double the size of L1 of previous models (16 KB). The Am486DX2-100V8T and Am486DX2-100V8B are an 8 KB version of this model.

Cache

Main article: 80486 § Cache
Cache Info [Edit Values]
L1$ 8 KiB
8,192 B
0.00781 MiB
1x8 KiB 4-way set associative (unified, write-through policy)

Graphics

This chip had no integrated graphics processing unit.

See also

l1$ description4-way set associative +
l1$ size8 KiB (8,192 B, 0.00781 MiB) +