From WikiChip
PEZY-SC - PEZY
< pezy‎ | pezy-scx
Revision as of 14:41, 6 September 2016 by ChipIt (talk | contribs)

Template:mpu PEZY-SC (PEZY Super Computer) is second generation many-core microprocessor developed by PEZY in 2014. PEZY-SC contains 2 ARM926 cores (ARMv5TEJ) along with 1024 simpler RISC cores. Operating at 733 MHz, the processor is said to have peach performance of 3.0 TFLOPS (single-precision) and 1.5 TFLOPS (double-precision). PEZY-SC was designed using 580 million gates and manufactured on TSMC's 28 nm process. The PEZY-SC is used in a number of TOP500 & Green500 supercomputers as the world's most efficient supercomputers.

Overview

See also: PEZY-1

The PEZY-SC (SC for "Super Computer") is PEZY's second generation microprocessors which builds upon the PEZY-1. The chip contains exactly twice as many cores and incorporates a large amount of cache including 8 MB of L3$.

In June of 2015, PEZY-SC-based supercomputers took all top 3 spots on the Green500 listing as the 3 most efficient supercomputers. PEZY-SC powers Shoubu (1,181,952 cores, ? kW, 605.624 TFlop/s Linpack Rmax), and Suiren Blue (262,656 cores, 40.86 kW, 247.752 TFlop/s Linpack Rmax), and Suiren (328,480 cores, 48.90 kW, 271.782 TFlop/s Linpack Rmax) supercomputers (ranked 1, 2, and 3 respectively).

Cache

PEZY-SC's cache is separate from the ARM926's cache which has an L1$ of 32KB (2x) and 64KB L2$ (shared).

Cache Info [Edit Values]
L1$ 1 MB
"MB" is not declared as a valid unit of measurement for this property.
L2$ 4 MB
"MB" is not declared as a valid unit of measurement for this property.
L3$ 8 MB
"MB" is not declared as a valid unit of measurement for this property.

Memory controller

Integrated Memory Controller
Type DDR4-2400
Controllers 1
Channels 8
Bandwidth (single) 19,200 MB/s
Bandwidth (dual) 38,400 MB/s
Bandwidth (quad) 76,800 MB/s
Bandwidth (octa) 153,600 MB/s

Expansions

Template:mpu expansions

External Links