From WikiChip
96-core 6-chiplet 3D stacked MIPS processor - Microarchitectures - CEA Leti
< cea-leti
Revision as of 01:05, 29 February 2020 by David (talk | contribs) (David moved page cea-leti/96-core 6-chiplet mips processor to cea-leti/tsarlet without leaving a redirect: CEA told me there's a name for it...)

Edit Values
* ERROR: "name" is missing!

96-Core 6-Chiplet 3D stacked MIPS processor (no actual name was given to the project) was a large-scale high-performance SoC technology demonstration by CEA-Leti. The project comprised 96 MIPS cores built using 6 chiplets 3D stack on an active interposer in order to demonstarte in-package silicon scale-out capabilities with superior inter-chip capabilities while reducing the overall power and production cost.

codenameTSARLET +
core count96 +
designerCEA-Leti +
full page namecea-leti/microarchitectures/tsarlet +
instance ofmicroarchitecture +
instruction set architectureMIPS32v1 +
manufacturerSTMicroelectronics +
microarchitecture typeCPU +
nameTSARLET +
pipeline stages5 +
process28 nm (0.028 μm, 2.8e-5 mm) + and 65 nm (0.065 μm, 6.5e-5 mm) +