From WikiChip
CN5745-1000 SSP - Cavium
< cavium‎ | octeon plus
Revision as of 20:43, 28 December 2016 by ChipIt (talk | contribs) (Created page with "{{cavium title|CN5745-1000 SSP}} {{mpu | name = Cavium CN5745-1000 SSP | no image = | image = Octeon CN57xx.svg | image size...")
(diff) ← Older revision | Latest revision (diff) | Newer revision → (diff)

Has subobject
"Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki.
CN5745-1000 SSP - Cavium#package + and CN5745-1000 SSP - Cavium#io +
base frequency1,000 MHz (1 GHz, 1,000,000 kHz) +
core count10 +
designerCavium +
familyOCTEON Plus +
first announcedJune 26, 2007 +
first launchedAugust 2007 +
full page namecavium/octeon plus/cn5745-1000bg1217-ssp +
has ecc memory supporttrue +
has hardware accelerators for cryptographytrue +
has hardware accelerators for data compressiontrue +
has hardware accelerators for data decompressiontrue +
has hardware accelerators for network quality of service processingtrue +
has hardware accelerators for tcp packet processingtrue +
has hardware raid 5 supporttrue +
has hardware raid 6 supporttrue +
instance ofmicroprocessor +
isaMIPS64 +
isa familyMIPS +
l1$ size480 KiB (491,520 B, 0.469 MiB) +
l1d$ size160 KiB (163,840 B, 0.156 MiB) +
l1i$ size320 KiB (327,680 B, 0.313 MiB) +
l2$ size2 MiB (2,048 KiB, 2,097,152 B, 0.00195 GiB) +
ldateAugust 2007 +
main imageFile:Octeon CN57xx.svg +
manufacturerTSMC +
market segmentStorage +
max cpu count1 +
max memory bandwidth11.92 GiB/s (12,206.08 MiB/s, 12.799 GB/s, 12,799.003 MB/s, 0.0116 TiB/s, 0.0128 TB/s) +
max memory channels2 +
max pcie lanes8 +
microarchitecturecnMIPS +
model numberCN5745-1000 SSP +
nameCavium CN5745-1000 SSP +
packageFCBGA-1217 +
part numberCN5745-1000BG1217-SSP +
process90 nm (0.09 μm, 9.0e-5 mm) +
seriesCN57xx +
smp max ways1 +
supported memory typeDDR2-800 +
technologyCMOS +
thread count10 +
word size64 bit (8 octets, 16 nibbles) +