-
WikiChip
WikiChip
-
Architectures
Popular x86
-
Intel
- Client
- Server
- Big Cores
- Small Cores
-
AMD
Popular ARM
-
ARM
- Server
- Big
- Little
-
Cavium
-
Samsung
-
-
Chips
Popular Families
-
Ampere
-
Apple
-
Cavium
-
HiSilicon
-
MediaTek
-
NXP
-
Qualcomm
-
Renesas
-
Samsung
-
From WikiChip
Falkor - Microarchitectures - Qualcomm
< qualcomm
Edit Values | |
Falkor µarch | |
General Info | |
Arch Type | CPU |
Designer | Qualcomm |
Manufacturer | TSMC |
Introduction | 2017 |
Process | 10 nm |
Pipeline | |
Type | Superscalar, Superpipeline |
OoOE | Yes |
Speculative | Yes |
Reg Renaming | Yes |
Stages | 10-15 |
Decode | 4-way |
Instructions | |
ISA | ARMv8 |
Cache | |
L1I Cache | 64 KiB/core 8-way set associative |
L1D Cache | 32 KiB/core 8-way set associative |
Falkor is an ARM microarchitecture being designed by Qualcomm for the server market. Falkor-based microprocessors will be manufactured on a 10 nm process and sold under the Centriq brand.
Process Technology
Falkor-based chips are manufactured on TSMC's 10 nm process.
Retrieved from "https://en.wikichip.org/w/index.php?title=qualcomm/microarchitectures/falkor&oldid=61645"
Facts about "Falkor - Microarchitectures - Qualcomm"
codename | Falkor + |
designer | Qualcomm + |
first launched | 2017 + |
full page name | qualcomm/microarchitectures/falkor + |
instance of | microarchitecture + |
instruction set architecture | ARMv8 + |
manufacturer | TSMC + |
microarchitecture type | CPU + |
name | Falkor + |
pipeline stages (max) | 15 + |
pipeline stages (min) | 10 + |
process | 10 nm (0.01 μm, 1.0e-5 mm) + |