From WikiChip
Difference between revisions of "intel/microarchitectures/sapphire rapids"
(https://www.intel.com/content/www/us/en/newsroom/news/bold-multiyear-xeon-roadmap-accelerate-data-center-leadership-growth.html https://www.intel.com/content/dam/www/public/us/en/newsroom/posts/inv-day-processor-roadmap-16x9.jpg) |
(Intel 7 should be considered as a serious N7/"7nm" class node as it has higher transistor density and power/performance ratio verses TSMC and Samsung's original 7nm process) |
||
Line 6: | Line 6: | ||
|manufacturer=Intel | |manufacturer=Intel | ||
|introduction=2021 | |introduction=2021 | ||
− | |process | + | |process=Intel 7 |
− | |||
|isa=x86-64 | |isa=x86-64 | ||
|predecessor=Ice Lake (server) | |predecessor=Ice Lake (server) |
Revision as of 16:40, 3 March 2022
Edit Values | |
Sapphire Rapids µarch | |
General Info | |
Arch Type | CPU |
Designer | Intel |
Manufacturer | Intel |
Introduction | 2021 |
Process | Intel 7 |
Instructions | |
ISA | x86-64 |
Succession | |
Sapphire Rapids (SPR) is Intel's successor to Ice Lake, a 10 nm microarchitecture for enthusiasts and servers.
History
Sapphire Rapids was first announced during the May 2019 Intel Investor Meeting. Sapphire Rapids is planned to succeed Ice Lake in 2021.
Process Technology
Sapphire Rapids is planned to be manufactured on the Intel 7 process (previously 10nm Enhanced SuperFin (ESF)).
Architecture
Key changes from Ice Lake
- Intel 7 (from 10 nm SuperFIN)
- Core
- New Integration
- Memory
- DDR5 (from DDR4)
- Optane DC DIMMs
- Barlow Pass → Crow Pass
- I/O
- PCIe Gen 5.0 (from Gen 4.0)
- Platform
This list is incomplete; you can help by expanding it.
See also
Facts about "Sapphire Rapids - Microarchitectures - Intel"
codename | Sapphire Rapids + |
designer | Intel + |
first launched | 2021 + |
full page name | intel/microarchitectures/sapphire rapids + |
instance of | microarchitecture + |
instruction set architecture | x86-64 + |
manufacturer | Intel + |
microarchitecture type | CPU + |
name | Sapphire Rapids + |