From WikiChip
Difference between revisions of "renesas/r-car/m1s"
(Created page with "{{renesas title|R-Car M1S}} {{mpu}} '''R-Car M1S''' is a mid-range performance embedded single-core SoC for the automotive industry designed by Renesas and introduced...") |
|||
Line 1: | Line 1: | ||
{{renesas title|R-Car M1S}} | {{renesas title|R-Car M1S}} | ||
− | {{mpu}} | + | {{mpu |
+ | |name=R-Car M1S | ||
+ | |no image=Yes | ||
+ | |designer=Renesas | ||
+ | |designer 2=ARM Holdings | ||
+ | |manufacturer=TSMC | ||
+ | |model number=M1S | ||
+ | |part number=R8A77780 | ||
+ | |market=Embedded | ||
+ | |first announced=February 16, 2011 | ||
+ | |first launched=June, 2012 | ||
+ | |release price=$70 | ||
+ | |family=R-Car | ||
+ | |series=1st Gen | ||
+ | |frequency=800 MHz | ||
+ | |isa=ARMv7 | ||
+ | |isa family=ARM | ||
+ | |isa 2=SuperH | ||
+ | |isa 2 family=SuperH | ||
+ | |microarch=SH-4A | ||
+ | |core name=SH-4A | ||
+ | |process=40 nm | ||
+ | |technology=CMOS | ||
+ | |word size=32 bit | ||
+ | |core count=1 | ||
+ | |thread count=1 | ||
+ | |max memory=1 GiB | ||
+ | |v core=1.2 V | ||
+ | |v io=3.3 V | ||
+ | |package module 1={{packages/renesas/fcbga-472}} | ||
+ | }} | ||
'''R-Car M1S''' is a mid-range performance embedded [[single-core]] SoC for the automotive industry designed by [[Renesas]] and introduced in 2011. The M1S features a single {{renesas|SH-4A|l=arch}} core operating at 800 MHz. This SoC supports up to 1 GiB of DDR3-1066 memory. | '''R-Car M1S''' is a mid-range performance embedded [[single-core]] SoC for the automotive industry designed by [[Renesas]] and introduced in 2011. The M1S features a single {{renesas|SH-4A|l=arch}} core operating at 800 MHz. This SoC supports up to 1 GiB of DDR3-1066 memory. |
Revision as of 09:58, 21 July 2017
Template:mpu R-Car M1S is a mid-range performance embedded single-core SoC for the automotive industry designed by Renesas and introduced in 2011. The M1S features a single SH-4A core operating at 800 MHz. This SoC supports up to 1 GiB of DDR3-1066 memory.