From WikiChip
					
    Difference between revisions of "intel/core i7/i7-6560u"    
                	
														| Line 43: | Line 43: | ||
}}  | }}  | ||
'''Core i7-6560U''' is a {{arch|64}} [[dual-core]] high-end performance [[x86]] mobile microprocessor introduced by [[Intel]] in late [[2015]]. Fabricated on a [[14 nm process]] based on the {{intel|Skylake}} microarchitecture, this processor operates at 2.2 GHz with a {{intel|turbo boost}} of up to 3.2 GHz. The i7-6560U has a TDP of 15 W with a configurable-down TDP of 9.5 W. This chip incorporates the {{intel|Iris Graphics 540}} GPU operating at 300 MHz with a burst frequency of 1.05 GHz. This processor supports up to 32 GiB of non-ECC dual-channel DDR4-2133 memory.  | '''Core i7-6560U''' is a {{arch|64}} [[dual-core]] high-end performance [[x86]] mobile microprocessor introduced by [[Intel]] in late [[2015]]. Fabricated on a [[14 nm process]] based on the {{intel|Skylake}} microarchitecture, this processor operates at 2.2 GHz with a {{intel|turbo boost}} of up to 3.2 GHz. The i7-6560U has a TDP of 15 W with a configurable-down TDP of 9.5 W. This chip incorporates the {{intel|Iris Graphics 540}} GPU operating at 300 MHz with a burst frequency of 1.05 GHz. This processor supports up to 32 GiB of non-ECC dual-channel DDR4-2133 memory.  | ||
| + | |||
| + | == Cache ==  | ||
| + | {{main|intel/microarchitectures/skylake#Memory_Hierarchy|l1=Skylake § Cache}}  | ||
| + | {{cache size  | ||
| + | |l1 cache=128 KiB  | ||
| + | |l1i cache=64 KiB  | ||
| + | |l1i break=2x32 KiB  | ||
| + | |l1i desc=8-way set associative  | ||
| + | |l1d cache=64 KiB  | ||
| + | |l1d break=2x32 KiB  | ||
| + | |l1d desc=8-way set associative  | ||
| + | |l1d policy=write-back  | ||
| + | |l2 cache=512 KiB  | ||
| + | |l2 break=2x256 KiB  | ||
| + | |l2 desc=4-way set associative  | ||
| + | |l2 policy=write-back  | ||
| + | |l3 cache=4 MiB  | ||
| + | |l3 break=2x2 MiB  | ||
| + | |l3 policy=write-back  | ||
| + | }}  | ||
Revision as of 18:36, 3 July 2017
Template:mpu Core i7-6560U is a 64-bit dual-core high-end performance x86 mobile microprocessor introduced by Intel in late 2015. Fabricated on a 14 nm process based on the Skylake microarchitecture, this processor operates at 2.2 GHz with a turbo boost of up to 3.2 GHz. The i7-6560U has a TDP of 15 W with a configurable-down TDP of 9.5 W. This chip incorporates the Iris Graphics 540 GPU operating at 300 MHz with a burst frequency of 1.05 GHz. This processor supports up to 32 GiB of non-ECC dual-channel DDR4-2133 memory.
Cache
- Main article: Skylake § Cache
 
| 
 Cache Organization  
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes.  | 
|||||||||||||||||||||||||||||||||||||
  | 
|||||||||||||||||||||||||||||||||||||
Facts about "Core i7-6560U  - Intel"
| l1$ size | 128 KiB (131,072 B, 0.125 MiB) + | 
| l1d$ description | 8-way set associative + | 
| l1d$ size | 64 KiB (65,536 B, 0.0625 MiB) + | 
| l1i$ description | 8-way set associative + | 
| l1i$ size | 64 KiB (65,536 B, 0.0625 MiB) + | 
| l2$ description | 4-way set associative + | 
| l2$ size | 0.5 MiB (512 KiB, 524,288 B, 4.882812e-4 GiB) + | 
| l3$ size | 4 MiB (4,096 KiB, 4,194,304 B, 0.00391 GiB) + |