From WikiChip
Difference between revisions of "intel/xeon gold/6134"
Line 1: | Line 1: | ||
{{intel title|Xeon Gold 6134}} | {{intel title|Xeon Gold 6134}} | ||
{{mpu | {{mpu | ||
− | | future | + | |future=Yes |
− | | name | + | |name=Xeon Gold 6134 |
− | | no image | + | |no image=Yes |
− | + | |designer=Intel | |
− | + | |manufacturer=Intel | |
− | + | |model number=6134 | |
− | | designer | + | |part number=CD8067303330302 |
− | | manufacturer | + | |s-spec=SR3AR |
− | | model number | + | |market=Server |
− | | part number | + | |first announced=April 25, 2017 |
− | + | |family=Xeon Gold | |
− | + | |series=6100 | |
− | | s-spec | + | |locked=Yes |
− | + | |frequency=3,200 MHz | |
− | | market | + | |turbo frequency1=3,700 MHz |
− | | first announced | + | |bus type=DMI 3.0 |
− | + | |bus links=4 | |
− | + | |bus rate=8 GT/s | |
− | + | |clock multiplier=32 | |
− | + | |isa=x86-64 | |
− | + | |isa family=x86 | |
− | | family | + | |microarch=Skylake |
− | | series | + | |platform=Purley |
− | | locked | + | |chipset=Lewisburg |
− | | frequency | + | |core name=Skylake SP |
− | + | |core family=6 | |
− | | turbo frequency1 | + | |core stepping=H0 |
− | + | |process=14 nm | |
− | + | |technology=CMOS | |
− | + | |die area=<!-- XX mm² --> | |
− | + | |word size=64 bit | |
− | + | |core count=18 | |
− | + | |thread count=36 | |
− | + | |max cpus=2 | |
− | | bus type | + | |v core tolerance=<!-- OR ... --> |
− | | bus | + | |v io 2=<!-- OR ... --> |
− | | bus rate | + | |tdp=130 W |
− | + | |temp min=<!-- use TJ/TC whenever possible instead --> | |
− | | clock multiplier | + | |tjunc min=<!-- .. °C --> |
− | + | |package module 2=<!-------- USE ONLY IF MUST, OTHERWISE TRY TO USE MODULE ABOVE --------------> | |
− | + | |turbo frequency=Yes | |
− | + | |packaging=Yes | |
− | | isa | + | |package 0=FCLGA-3647 |
− | | isa | + | |package 0 type=LGA |
− | | microarch | + | |package 0 pins=3647 |
− | | platform | + | |socket 0=LGA-3647 |
− | | chipset | + | |socket 0 type=LGA |
− | | core name | ||
− | | core family | ||
− | |||
− | | core stepping | ||
− | | process | ||
− | |||
− | | technology | ||
− | | die area | ||
− | |||
− | |||
− | | word size | ||
− | | core count | ||
− | | thread count | ||
− | | max cpus | ||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | | v core tolerance | ||
− | |||
− | |||
− | |||
− | |||
− | | v io 2 | ||
− | |||
− | |||
− | | tdp | ||
− | |||
− | |||
− | |||
− | |||
− | |||
− | | temp min | ||
− | |||
− | | tjunc min | ||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
− | | package module 2 | ||
− | <!-------- USE ONLY IF MUST, OTHERWISE TRY TO USE MODULE ABOVE --------------> | ||
− | | packaging | ||
− | | package 0 | ||
− | | package 0 type | ||
− | | package 0 pins | ||
− | |||
− | |||
− | |||
− | |||
− | | socket 0 | ||
− | | socket 0 type | ||
}} | }} | ||
'''Xeon Gold 6134''' is a {{arch|64}} [[x86]] high-performance server [[octadeca-core]] [[multiprocessor]] set to be introduced by [[Intel]] in the second quarter of 2017. This processor is based on the server configuration of the {{intel|Skylake|l=arch}} microarchitecture (a {{intel|Skylake SP|l=core}} core) and is manufactured on Intel's [[14 nm process]]. The 6134 operates at 3.2 GHz with a TDP of 130 W and a {{intel|Turbo Boost|turbo frequency}} of 3.7 GHz for a single core. | '''Xeon Gold 6134''' is a {{arch|64}} [[x86]] high-performance server [[octadeca-core]] [[multiprocessor]] set to be introduced by [[Intel]] in the second quarter of 2017. This processor is based on the server configuration of the {{intel|Skylake|l=arch}} microarchitecture (a {{intel|Skylake SP|l=core}} core) and is manufactured on Intel's [[14 nm process]]. The 6134 operates at 3.2 GHz with a TDP of 130 W and a {{intel|Turbo Boost|turbo frequency}} of 3.7 GHz for a single core. |
Revision as of 23:57, 29 June 2017
Template:mpu Xeon Gold 6134 is a 64-bit x86 high-performance server octadeca-core multiprocessor set to be introduced by Intel in the second quarter of 2017. This processor is based on the server configuration of the Skylake microarchitecture (a Skylake SP core) and is manufactured on Intel's 14 nm process. The 6134 operates at 3.2 GHz with a TDP of 130 W and a turbo frequency of 3.7 GHz for a single core.
Cache
- Main article: Skylake § Cache
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
Memory controller
Integrated Memory Controller
|
||||||||||||
|
Features
[Edit/Modify Supported Features]
Facts about "Xeon Gold 6134 - Intel"
has advanced vector extensions | true + |
has advanced vector extensions 2 | true + |
has ecc memory support | true + |
has extended page tables support | true + |
has feature | Advanced Vector Extensions +, Advanced Vector Extensions 2 +, Advanced Encryption Standard Instruction Set Extension +, Hyper-Threading Technology +, Enhanced SpeedStep Technology +, Intel vPro Technology +, Intel VT-x +, Intel VT-d +, Extended Page Tables +, Transactional Synchronization Extensions +, Memory Protection Extensions + and OS Guard + |
has intel enhanced speedstep technology | true + |
has intel supervisor mode execution protection | true + |
has intel vpro technology | true + |
has intel vt-d technology | true + |
has intel vt-x technology | true + |
has second level address translation support | true + |
has simultaneous multithreading | true + |
has transactional synchronization extensions | true + |
has x86 advanced encryption standard instruction set extension | true + |
l1$ size | 1,152 KiB (1,179,648 B, 1.125 MiB) + |
l1d$ description | 8-way set associative + |
l1d$ size | 576 KiB (589,824 B, 0.563 MiB) + |
l1i$ description | 8-way set associative + |
l1i$ size | 576 KiB (589,824 B, 0.563 MiB) + |
l2$ description | 16-way set associative + |
l2$ size | 18 MiB (18,432 KiB, 18,874,368 B, 0.0176 GiB) + |
l3$ description | 11-way set associative + |
l3$ size | 24.75 MiB (25,344 KiB, 25,952,256 B, 0.0242 GiB) + |
max memory bandwidth | 119.21 GiB/s (122,071.04 MiB/s, 128.001 GB/s, 128,000.763 MB/s, 0.116 TiB/s, 0.128 TB/s) + |
max memory channels | 6 + |
supported memory type | DDR4-2666 + |
x86/has memory protection extensions | true + |