From WikiChip
Difference between revisions of "pezy/pezy-scx/pezy-scnp"
< pezy‎ | pezy-scx

(Cache)
Line 1: Line 1:
 
{{pezy title|PEZY-SCnp}}
 
{{pezy title|PEZY-SCnp}}
 
{{mpu
 
{{mpu
| name               = PEZY-SCnp
+
|name=PEZY-SCnp
| no image           =
+
|image=pezy-scnp.png
| image              = pezy-scnp.png
+
|image size=300px
| image size         =
+
|designer=PEZY
| caption            =  
+
|manufacturer=TSMC
| designer           = PEZY
+
|model number=PEZY-SCnp
| manufacturer       = TSMC
+
|market=Supercomputer
| model number       = PEZY-SCnp
+
|first announced=May 6, 2016
| part number        =
+
|first launched=May 6, 2016
| market             = Industrial
+
|frequency=766.66 MHz
| first announced     = May 6, 2016
+
|process=28 nm
| first launched     = May 6, 2016
+
|technology=CMOS
| last order          =
+
|die area=411.6 mm²
| last shipment      =
+
|die length=19.5 mm
 
+
|die width=21.1 mm
| family              =
+
|core count=1024
| series              =
+
|power=100 W
| locked              =
+
|v core=0.9 V
| frequency           = 766.66 MHz
+
|electrical=Yes
| bus type            =
+
|packaging=Yes
| bus speed          = 66.66 MHz
+
|package 0=fcBGA-2397
| bus rate            =
+
|package 0 type=fcBGA
| clock multiplier    = 11.5
+
|package 0 pins=2,397
 
+
|package 0 pitch=1 mm
| microarch          =
+
|package 0 width=50 mm
| platform            =
+
|package 0 length=50 mm
| chipset            =
+
|socket 0=BGA-2397
| core name          =
+
|socket 0 type=BGA
| core family        =
 
| core model          =
 
| core stepping      =
 
| process             = 28 nm
 
| transistors        =
 
| technology         = CMOS
 
| die area           = 411.6 mm²
 
| die width          = 21.1 mm
 
| die length          = 19.5 mm
 
| word size          =
 
| core count         = 1024
 
| thread count        =
 
| max cpus            =
 
| max memory          =
 
| max memory addr    =
 
 
 
| electrical          = Yes
 
| power               = 70 W
 
| v core             = 0.9 V
 
| v core tolerance    =
 
| v io                =
 
| v io tolerance      =
 
| sdp                =
 
| tdp                =
 
| ctdp down          =
 
| ctdp down frequency =
 
| ctdp up            =
 
| ctdp up frequency  =
 
| temp min            =
 
| temp max            =
 
| tjunc min          = <!-- °C -->
 
| tjunc max          =
 
| tcase min          =
 
| tcase max          =
 
| tstorage min        =
 
| tstorage max        =  
 
 
 
| packaging           = Yes
 
| package 0           = fcBGA-2397
 
| package 0 type     = fcBGA
 
| package 0 pins     = 2,397
 
| package 0 pitch     = 1 mm
 
| package 0 width     = 50 mm
 
| package 0 length   = 50 mm
 
| package 0 height    =
 
| socket 0           = BGA-2397
 
| socket 0 type       = BGA
 
 
}}
 
}}
 
'''PEZY-SCnp''' (SC - '''Super Computer'''; np - '''New Package''') is a revised version of the {{pezy|PEZY-SC}} model by [[PEZY]] introduced in may of 2016. The new model uses a slightly larger package, lower core voltage, slightly higher core frequency, and thus higher performance. The PEZY-SCnp is said to deliver 1.57 TFLOPS (double-precision). PEZY also upgraded the connections from PCIe Gen2 to Gen3. As with the PEZY-SC, the SCnp is also manufactured on TSMC's 28HPC+ ([[28 nm process]]).
 
'''PEZY-SCnp''' (SC - '''Super Computer'''; np - '''New Package''') is a revised version of the {{pezy|PEZY-SC}} model by [[PEZY]] introduced in may of 2016. The new model uses a slightly larger package, lower core voltage, slightly higher core frequency, and thus higher performance. The PEZY-SCnp is said to deliver 1.57 TFLOPS (double-precision). PEZY also upgraded the connections from PCIe Gen2 to Gen3. As with the PEZY-SC, the SCnp is also manufactured on TSMC's 28HPC+ ([[28 nm process]]).

Revision as of 04:02, 23 June 2017

Template:mpu PEZY-SCnp (SC - Super Computer; np - New Package) is a revised version of the PEZY-SC model by PEZY introduced in may of 2016. The new model uses a slightly larger package, lower core voltage, slightly higher core frequency, and thus higher performance. The PEZY-SCnp is said to deliver 1.57 TFLOPS (double-precision). PEZY also upgraded the connections from PCIe Gen2 to Gen3. As with the PEZY-SC, the SCnp is also manufactured on TSMC's 28HPC+ (28 nm process).

Architecture

Main article: PEZY-SC §Architecture

The PEZY-SCnp's architecture is identical to the PEZY-SC.

Cache

PEZY-SC's cache is separate from the ARM926's cache which has an L1$ of 32 KiB (2x) and 64 KiB L2$ (shared).

Cache Info [Edit Values]
L1I$ 2 MiB
2,048 KiB
2,097,152 B
1024x2 KiB (per processor element)
L1D$ 1 MiB
1,024 KiB
1,048,576 B
512x2 KiB (per 2 processor elements)
L2$ 4 MiB
4,096 KiB
4,194,304 B
0.00391 GiB
4x2 MiB (per city)
L3$ 8 MiB
8,192 KiB
8,388,608 B
0.00781 GiB
4x2 MiB (per prefecture)

Memory controller

Integrated Memory Controller
Type DDR4-1866
Controllers 1
Channels 8
Bandwidth (single) 14,933 MB/s
Bandwidth (dual) 29,866 MB/s
Bandwidth (quad) 59,732 MB/s
Bandwidth (octa) 119,464 MB/s

Expansions

Template:mpu expansions

Facts about "PEZY-SCnp - PEZY"
l1d$ size1,024 KiB (1,048,576 B, 1 MiB) +
l1i$ size2,048 KiB (2,097,152 B, 2 MiB) +
l2$ size4 MiB (4,096 KiB, 4,194,304 B, 0.00391 GiB) +
l3$ size8 MiB (8,192 KiB, 8,388,608 B, 0.00781 GiB) +