From WikiChip
					
    Difference between revisions of "amd/duron/d650aut1b"    
                	
														 (+documents)  | 
				m (Bot: corrected mem)  | 
				||
| Line 45: | Line 45: | ||
| thread count        = 1  | | thread count        = 1  | ||
| max cpus            = 1  | | max cpus            = 1  | ||
| − | | max memory          = 4   | + | | max memory          = 4 GiB  | 
| electrical          = Yes  | | electrical          = Yes  | ||
Revision as of 01:37, 23 June 2017
Template:mpu Duron 650 based on the Spitfire core was a 32-bit x86 microprocessor developed by AMD and introduced in 2000. This model was part of the first series of the Duron family. Designed based on AMD's K7 (a Thunderbird-derivative) on a 180 nm process, this MPU operated at 650 MHz with a bus capable of 200 MT/s with a typical TDP of 29.4 W.
Cache
- Main article: K7 § Cache
 
| Cache Info [Edit Values] | ||
| L1I$ |  64 KiB 65,536 B   0.0625 MiB  | 
1x64 KiB 2-way set associative | 
| L1D$ |   64 KiB 65,536 B   0.0625 MiB  | 
1x64 KiB 2-way set associative | 
| L2$ |   64 KiB 0.0625 MiB   65,536 B 6.103516e-5 GiB  | 
1x64 KiB 16-way set associative | 
Graphics
This SoC has no integrated graphics processing unit.
Features
- Halt State
 - Sleep State
 
Documents
DataSheet
- AMD Duron Processor Model 3 Data Sheet; Publication # 23802; Rev: I; Issue Date: June 2001.
 
Other
- AMD Duron Processor Model 3 Revision Guide; Publication # 23865; Rev: K; Issue Date: October 2003.
 
Facts about "Duron 650 (Spitfire)  - AMD"
| has feature | Halt State + and Sleep State + | 
| l1d$ description | 2-way set associative + | 
| l1d$ size | 64 KiB (65,536 B, 0.0625 MiB) + | 
| l1i$ description | 2-way set associative + | 
| l1i$ size | 64 KiB (65,536 B, 0.0625 MiB) + | 
| l2$ description | 16-way set associative + | 
| l2$ size | 0.0625 MiB (64 KiB, 65,536 B, 6.103516e-5 GiB) + |