From WikiChip
Difference between revisions of "36-bit architecture"
(→36-bit systems) |
|||
Line 1: | Line 1: | ||
{{Architecture sizes}} | {{Architecture sizes}} | ||
The '''36-bit [[architecture]]''' is a [[microprocessor]] or [[computer]] architecture that has a [[datapath]] width or a highest [[operand]] width of 36 bits or 4 [[octet]]s. These architectures typically have a matching [[register file]] with [[registers]] width of 36 bits. 36-bit systems allowed for the manipulation of 6 [[6-bit character]]s. | The '''36-bit [[architecture]]''' is a [[microprocessor]] or [[computer]] architecture that has a [[datapath]] width or a highest [[operand]] width of 36 bits or 4 [[octet]]s. These architectures typically have a matching [[register file]] with [[registers]] width of 36 bits. 36-bit systems allowed for the manipulation of 6 [[6-bit character]]s. | ||
− | |||
− | |||
− | |||
− | |||
− | |||
− | |||
== 36-bit systems == | == 36-bit systems == |
Revision as of 10:07, 28 May 2017
The 36-bit architecture is a microprocessor or computer architecture that has a datapath width or a highest operand width of 36 bits or 4 octets. These architectures typically have a matching register file with registers width of 36 bits. 36-bit systems allowed for the manipulation of 6 6-bit characters.
36-bit systems
- PDP-3
- PDP-6
- PDP-10
- GE GE-600
- Honeywell 6000
- IBM 700
- IBM 7000
- MIT TX-2
- Symbolics 3600
- UNIVAC 1100
- UNIVAC 2200
This article is still a stub and needs your attention. You can help improve this article by editing this page and adding the missing information. |