From WikiChip
Difference between revisions of "intel/pentium gold/4410y"
Line 106: | Line 106: | ||
|l3 break=2x1 MiB | |l3 break=2x1 MiB | ||
|l3 policy=write-back | |l3 policy=write-back | ||
+ | }} | ||
+ | |||
+ | == Memory controller == | ||
+ | {{memory controller | ||
+ | |type=DDR3L-1600 | ||
+ | |type 2=LPDDR3-1866 | ||
+ | |ecc=No | ||
+ | |max mem=16 GiB | ||
+ | |controllers=1 | ||
+ | |channels=2 | ||
+ | |max bandwidth=27.81 GiB/s | ||
+ | |bandwidth schan=13.9 GiB/s | ||
+ | |bandwidth dchan=27.81 GiB/s | ||
}} | }} |
Revision as of 22:07, 5 January 2017
Template:mpu Pentium 4410Y is a 64-bit dual-core budget x86 mobile microprocessor introduced by Intel in early 2017. The 4410Y, which is based on the Kaby Lake microarchitecture, is fabricated on Intel's improved 14nm+ process. This processor operates at 1.5 GHz with a TDP of 6 W and supports up to 16 GiB of dual-channel non-ECC LPDDR3-1866 memory. Additionally the 4410Y incorporates Intel's HD Graphics 615 IGP operating at 300 MHz with a burst frequency of 850 MHz.
This model has a configurable TDP-down TDP of 4.5 W.
Cache
- Main article: Kaby Lake § Cache
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
Memory controller
Integrated Memory Controller
|
||||||||||||||
|
Facts about "Pentium Gold 4410Y - Intel"
has ecc memory support | false + |
l1$ size | 128 KiB (131,072 B, 0.125 MiB) + |
l1d$ description | 8-way set associative + |
l1d$ size | 64 KiB (65,536 B, 0.0625 MiB) + |
l1i$ description | 8-way set associative + |
l1i$ size | 64 KiB (65,536 B, 0.0625 MiB) + |
l2$ description | 4-way set associative + |
l2$ size | 0.5 MiB (512 KiB, 524,288 B, 4.882812e-4 GiB) + |
l3$ size | 2 MiB (2,048 KiB, 2,097,152 B, 0.00195 GiB) + |
max memory bandwidth | 27.81 GiB/s (28,477.44 MiB/s, 29.861 GB/s, 29,860.76 MB/s, 0.0272 TiB/s, 0.0299 TB/s) + |
max memory channels | 2 + |
supported memory type | DDR3L-1600 + and LPDDR3-1866 + |