- 
         WikiChip 
        WikiChip
 
- 
        
             Architectures 
        Popular x86
 - 
                                Intel- Client
- Server
- Big Cores
- Small Cores
 
- 
                                AMD
 Popular ARM
 - 
                                ARM- Server
- Big
- Little
 
- 
                                Cavium
- 
                                Samsung
 
- 
                                
- 
         Chips 
        Popular Families
 - 
                                Ampere
- 
                                Apple
- 
                                Cavium
- 
                                HiSilicon
- 
                                MediaTek
- 
                                NXP
- 
                                Qualcomm
- 
                                Renesas
- 
                                Samsung
 
- 
                                
From WikiChip
					
    Difference between revisions of "amd/am486/am486dx2-100"    
                	
														|  (→Cache) | |||
| Line 81: | Line 81: | ||
| {{main|intel/microarchitectures/80486#Memory_Hierarchy|l1=80486 § Cache}} | {{main|intel/microarchitectures/80486#Memory_Hierarchy|l1=80486 § Cache}} | ||
| {{cache info | {{cache info | ||
| − | |l1 cache=8  | + | |l1 cache=8 KiB | 
| − | |l1 break=1x8  | + | |l1 break=1x8 KiB | 
| |l1 desc=4-way set associative | |l1 desc=4-way set associative | ||
| |l1 extra=(unified, write-through policy) | |l1 extra=(unified, write-through policy) | ||
Revision as of 22:41, 20 September 2016
Template:mpu Am486DX2-100 was an 80486-compatible microprocessor introduced by AMD in 1994. This processor had a clock multiplier of 2 having base frequency of 100 MHz with a bus frequency of 50 MHz.
Cache
- Main article: 80486 § Cache
| Cache Info [Edit Values] | ||
| L1$ | 8 KiB 8,192 B  0.00781 MiB | 1x8 KiB 4-way set associative (unified, write-through policy) | 
Graphics
This chip had no integrated graphics processing unit.
See also
Facts about "Am486DX2-100  - AMD"
| l1$ description | 4-way set associative + | 
| l1$ size | 8 KiB (8,192 B, 0.00781 MiB) + |