From WikiChip
Difference between revisions of "amd/am486/am486dx4-100sv16b"
(Created page with "{{amd title|Am486DX4-100SV16B}} {{mpu | name = Am486DX4-100SV16B | no image = Yes | image = | image size = | caption...") |
|||
Line 25: | Line 25: | ||
| bus type = FSB | | bus type = FSB | ||
| bus speed = 33 MHz | | bus speed = 33 MHz | ||
− | | bus rate = | + | | bus rate = 33 MT/s |
| clock multiplier = 3 | | clock multiplier = 3 | ||
| cpuid = | | cpuid = |
Revision as of 04:41, 17 May 2016
Template:mpu Am486DX4-100SV16B was an Enhanced Am486 microprocessor introduced by AMD in 1997. This processor had a clock multiplier of 3 having a frequency of 100 MHz with a bus frequency of 33 MHz. This "Enhanced" Am486 includes some other features such as SMM, stop-clock control, and write-back cache. This model had larger L1 cache of 16 KB with Write-Back policy. This model has twice as much cache as the Am486DX4-100SV8B.
Contents
Cache
- Main article: 80486 § Cache
Cache Info [Edit Values] | ||
L1$ | 16 KB "KB" is not declared as a valid unit of measurement for this property. |
1x16 KB 4-way set associative (unified, write-back policy) |
Graphics
This chip had no integrated graphics processing unit.
Features
- Stop-clock control
- System Management Mode (SMM)
Packaging
Part | Package |
---|---|
A80486DX4-100SV16B | CPGA-168 |
S80486DX4-100SV16B | SQFP-208 |
See also
Facts about "Am486DX4-100SV16B - AMD"
has feature | System Management Mode + |
l1$ description | 4-way set associative + |