-
WikiChip
WikiChip
-
Architectures
Popular x86
-
Intel
- Client
- Server
- Big Cores
- Small Cores
-
AMD
Popular ARM
-
ARM
- Server
- Big
- Little
-
Cavium
-
Samsung
-
-
Chips
Popular Families
-
Ampere
-
Apple
-
Cavium
-
HiSilicon
-
MediaTek
-
NXP
-
Qualcomm
-
Renesas
-
Samsung
-
From WikiChip
Difference between revisions of "Template:microarchitecture/doc"
(→Code) |
(→Code) |
||
Line 7: | Line 7: | ||
| phase-out = | | phase-out = | ||
| process = | | process = | ||
+ | | cores min = | ||
+ | | cores max = | ||
| pipeline = <!-- yes for following options --> | | pipeline = <!-- yes for following options --> |
Revision as of 11:36, 7 April 2016
Code
{{microarchitecture | name = | manufacturer = | introduction = | phase-out = | process = | cores min = | cores max = | pipeline = <!-- yes for following options --> | isa = | isa 2 = | isa N = | stages = | ipc = | inst = <!-- yes for instructions options --> | feature = | extension = | cache = <!-- yes for cache info --> | l1i = | l1i per = | l1i desc = | l1d = | l1d per = | l1d desc = | l2 = | l2 per = | l2 desc = | succession = <!-- yes for succession info --> | predecessor = | successor = }}