From WikiChip
Difference between revisions of "pezy/pezy-scx/pezy-sc3"
(→Expansions) |
|||
Line 45: | Line 45: | ||
== Expansions == | == Expansions == | ||
− | {{ | + | With the SC3, PEZY plans to replace {{\\|PEZY-SC2|the previous}} PCIe interface with a custom optics interface featuring 128 lanes supporting a bandwidth of 256 GB/s. |
− | | | ||
− | |||
− | | | ||
− | |||
− | |||
− | |||
− | |||
− | }} |
Revision as of 23:55, 2 November 2017
Template:mpu PEZY-SC3 (PEZY Super Computer 3) is fourth generation many-core microprocessor planned by PEZY. The SC3 incorporates 8,096 cores, four times as many cores as its predecessor.
Planned to be fabricated on TSMC's 7 nm process, PEZY-SC3 operates at 1.33 GHz and consume around 400 W while delivering performance in the order of 87.2 TFLOPS (HP), 43.6 TFLOPS (SP), and 21.8 TFLOPS (DP).
Memory controller
Integrated Memory Controller
|
||||||||||||
|
Integrated Memory Controller
|
||||||||||
|
Expansions
With the SC3, PEZY plans to replace the previous PCIe interface with a custom optics interface featuring 128 lanes supporting a bandwidth of 256 GB/s.
Facts about "PEZY-SC3 - PEZY"
Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki. | PEZY-SC3 - PEZY#io + |
has ecc memory support | true + and false + |
max memory bandwidth | 107.3 GiB/s (109,875.2 MiB/s, 115.212 GB/s, 115,212.498 MB/s, 0.105 TiB/s, 0.115 TB/s) + and 11,448.32 GiB/s (11,723,079.68 MiB/s, 12,292.54 GB/s, 12,292,539.999 MB/s, 11.18 TiB/s, 12.293 TB/s) + |
max memory channels | 4 + and 8 + |
max pcie lanes | 128 + |
supported memory type | DDR4-3600 + |