From WikiChip
					
    Difference between revisions of "intel/celeron/817"    
                	
														 (→Expansions)  | 
				 (→Cache)  | 
				||
| Line 55: | Line 55: | ||
== Cache ==  | == Cache ==  | ||
| + | {{main|intel/microarchitectures/sandy_bridge#Memory_Hierarchy|l1=Sandy Bridge § Cache}}  | ||
| + | {{cache size  | ||
| + | |l1 cache=128 KiB  | ||
| + | |l1i cache=64 KiB  | ||
| + | |l1i break=2x32 KiB  | ||
| + | |l1i desc=8-way set associative  | ||
| + | |l1d cache=64 KiB  | ||
| + | |l1d break=2x32 KiB  | ||
| + | |l1d desc=8-way set associative  | ||
| + | |l1d policy=write-back  | ||
| + | |l2 cache=512 KiB  | ||
| + | |l2 break=2x256 KiB  | ||
| + | |l2 desc=8-way set associative  | ||
| + | |l2 policy=write-back  | ||
| + | |l3 cache=2 MiB  | ||
| + | |l3 break=2x1 MiB  | ||
| + | |l3 desc=8-way set associative  | ||
| + | |l3 policy=write-back  | ||
| + | }}  | ||
== Memory controller ==  | == Memory controller ==  | ||
Revision as of 21:10, 19 August 2017
Cache
- Main article: Sandy Bridge § Cache
 
| 
 Cache Organization  
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes.  | 
|||||||||||||||||||||||||||||||||||||
  | 
|||||||||||||||||||||||||||||||||||||
Memory controller
| 
 Integrated Memory Controller 
 | 
||||||||||||||
  | 
||||||||||||||
Expansions
Expansion Options  | 
|||||
  | 
|||||
Graphics
Features
[Edit/Modify Supported Features]
| 
 Supported x86 Extensions & Processor Features 
 | 
||
| 
 | 
||
Facts about "Celeron 817  - Intel"
| Has subobject "Has subobject" is a predefined property representing a container construct and is provided by Semantic MediaWiki.  | Celeron 817 - Intel#pcie + | 
| has ecc memory support | false + | 
| l1$ size | 128 KiB (131,072 B, 0.125 MiB) + | 
| l1d$ description | 8-way set associative + | 
| l1d$ size | 64 KiB (65,536 B, 0.0625 MiB) + | 
| l1i$ description | 8-way set associative + | 
| l1i$ size | 64 KiB (65,536 B, 0.0625 MiB) + | 
| l2$ description | 8-way set associative + | 
| l2$ size | 0.5 MiB (512 KiB, 524,288 B, 4.882812e-4 GiB) + | 
| l3$ description | 8-way set associative + | 
| l3$ size | 2 MiB (2,048 KiB, 2,097,152 B, 0.00195 GiB) + | 
| max memory bandwidth | 19.87 GiB/s (20,346.88 MiB/s, 21.335 GB/s, 21,335.25 MB/s, 0.0194 TiB/s, 0.0213 TB/s) + | 
| max memory channels | 2 + | 
| supported memory type | DDR3-1333 + and DDR3-1066 + |