From WikiChip
Difference between revisions of "intel/atom/c3950"
Line 45: | Line 45: | ||
== Cache == | == Cache == | ||
{{main|intel/microarchitectures/goldmont#Memory_Hierarchy|l1=Goldmont § Cache}} | {{main|intel/microarchitectures/goldmont#Memory_Hierarchy|l1=Goldmont § Cache}} | ||
− | {{cache size}} | + | {{cache size |
+ | |l1 cache=896 KiB | ||
+ | |l1i cache=512 KiB | ||
+ | |l1i break=16x32 KiB | ||
+ | |l1i desc=8-way set associative | ||
+ | |l1i policy=write-back | ||
+ | |l1d cache=384 KiB | ||
+ | |l1d break=16x24 KiB | ||
+ | |l1d desc=6-way set associative | ||
+ | |l1d policy=write-back | ||
+ | |l2 cache=16 MiB | ||
+ | |l2 break=8x2 MiB | ||
+ | |l2 desc=16-way set associative | ||
+ | |l2 policy=write-back | ||
+ | }} |
Revision as of 22:13, 15 August 2017
Template:mpu Atom C3950 is a 64-bit hexadeca-core ultra-low power x86 microserver system on a chip introduced by Intel in 2017. The C3950, which is manufactured on a 14 nm process, is based on the Goldmont microarchitecture. This chip operates at 1.7 GHz with a TDP of 24 W and a turbo boost frequency of up to 2.2 GHz. The C3950 supports up to a dual-channel of 256 GiB of DDR4-2400 ECC memory.
Cache
- Main article: Goldmont § Cache
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||
|
Facts about "Atom C3950 - Intel"
l1$ size | 896 KiB (917,504 B, 0.875 MiB) + |
l1d$ description | 6-way set associative + |
l1d$ size | 384 KiB (393,216 B, 0.375 MiB) + |
l1i$ description | 8-way set associative + |
l1i$ size | 512 KiB (524,288 B, 0.5 MiB) + |
l2$ description | 16-way set associative + |
l2$ size | 16 MiB (16,384 KiB, 16,777,216 B, 0.0156 GiB) + |