From WikiChip
Difference between revisions of "amd/k6-2/k6-2-550agr"
Line 28: | Line 28: | ||
| clock multiplier = 5.5 | | clock multiplier = 5.5 | ||
| cpuid = 58C | | cpuid = 58C | ||
+ | |||
+ | | microarch = K6-2 | ||
+ | | platform = Super 7 | ||
+ | | chipset = | ||
+ | | core name = Chomper Extended | ||
+ | | core family = 5 | ||
+ | | core model = 8 | ||
+ | | core stepping = 12 | ||
+ | | process = 0.25 µm | ||
+ | | transistors = 9,300,000 | ||
+ | | technology = CMOS | ||
+ | | die size = 81 mm² | ||
+ | | word size = 32 bit | ||
+ | | core count = 1 | ||
+ | | thread count = 1 | ||
+ | | max cpus = 1 | ||
+ | | max memory = 4 GB | ||
}} | }} | ||
'''K6-2/550AGR''' was a {{arch|32}} [[x86]] {{amd|microarchitectures/k6-2|K6-2}}-based microprocessor designed and manufactured in [[2000]] by [[AMD]]. Manufactured using a [[0.25 µm process]], this MPU operated at 500 MHz with a [[FSB]] of 100 MHz consumed 25 W. | '''K6-2/550AGR''' was a {{arch|32}} [[x86]] {{amd|microarchitectures/k6-2|K6-2}}-based microprocessor designed and manufactured in [[2000]] by [[AMD]]. Manufactured using a [[0.25 µm process]], this MPU operated at 500 MHz with a [[FSB]] of 100 MHz consumed 25 W. |
Revision as of 20:09, 3 August 2016
Template:mpu K6-2/550AGR was a 32-bit x86 K6-2-based microprocessor designed and manufactured in 2000 by AMD. Manufactured using a 0.25 µm process, this MPU operated at 500 MHz with a FSB of 100 MHz consumed 25 W.