From WikiChip
Difference between revisions of "amd/k6/amd-k6-pr2-200alr"
< amd‎ | k6

(Cache)
Line 76: Line 76:
 
== Cache ==
 
== Cache ==
 
{{main|amd/microarchitectures/k6#Memory_Hierarchy|l1=K6 § Cache}}
 
{{main|amd/microarchitectures/k6#Memory_Hierarchy|l1=K6 § Cache}}
[[L2$]] can be 256 KB to 1 MB, depending on manufacturer and [[motherboard]] model. L2$ is off-chip.
+
[[L2$]] can be 256 KiB to 1 MiB, depending on manufacturer and [[motherboard]] model. L2$ is off-chip.
 
{{cache info
 
{{cache info
|l1i cache=32 KB
+
|l1i cache=32 KiB
|l1i break=1x32 KB
+
|l1i break=1x32 KiB
 
|l1i desc=2-way set associative
 
|l1i desc=2-way set associative
 
|l1i extra=
 
|l1i extra=
|l1d cache=32 KB
+
|l1d cache=32 KiB
|l1d break=1x32 KB
+
|l1d break=1x32 KiB
 
|l1d desc=2-way set associative
 
|l1d desc=2-way set associative
 
|l1d extra=
 
|l1d extra=

Revision as of 23:18, 20 September 2016

Template:mpu AMD-K6/PR2-200ALR was a 32-bit x86 microprocessor designed by AMD and introduced in early 1997. This chip was based on AMD's new K6 microarchitecture and was marketed as a 200 MHz Pentium II-equivalent processor. The PR2 rating was actually superfluous as the chip operated at 166 MHz anyway and performed just as well or better (AMD got rid of PR2 altogether in later models).

Cache

Main article: K6 § Cache

L2$ can be 256 KiB to 1 MiB, depending on manufacturer and motherboard model. L2$ is off-chip.

Cache Info [Edit Values]
L1I$ 32 KiB
32,768 B
0.0313 MiB
1x32 KiB 2-way set associative
L1D$ 32 KiB
32,768 B
0.0313 MiB
1x32 KiB 2-way set associative

Graphics

This SoC has no integrated graphics processing unit.

Features

Template:mpu features

  • Auto-power down state
  • Stop clock state
l1d$ description2-way set associative +
l1d$ size32 KiB (32,768 B, 0.0313 MiB) +
l1i$ description2-way set associative +
l1i$ size32 KiB (32,768 B, 0.0313 MiB) +