From WikiChip
Difference between revisions of "intel/microarchitectures/sapphire rapids"
< intel‎ | microarchitectures

(https://www.intel.com/content/www/us/en/newsroom/news/bold-multiyear-xeon-roadmap-accelerate-data-center-leadership-growth.html https://www.intel.com/content/dam/www/public/us/en/newsroom/posts/inv-day-processor-roadmap-16x9.jpg)
 
(4 intermediate revisions by 3 users not shown)
Line 5: Line 5:
 
|designer=Intel
 
|designer=Intel
 
|manufacturer=Intel
 
|manufacturer=Intel
|introduction=2021
+
|introduction=2023
|process=10 nm
+
|process=Intel 7
|process 2=Intel 7
 
 
|isa=x86-64
 
|isa=x86-64
 
|predecessor=Ice Lake (server)
 
|predecessor=Ice Lake (server)
Line 15: Line 14:
 
|succession=Yes
 
|succession=Yes
 
}}
 
}}
'''Sapphire Rapids''' ('''SPR''') is [[Intel]]'s successor to {{\\|Ice Lake (server)|Ice Lake}}, a [[10 nm]] [[microarchitecture]] for enthusiasts and servers.
+
'''Sapphire Rapids''' ('''SPR''') is [[Intel]]'s successor to {{\\|Ice Lake (server)|Ice Lake}}, a [[7 nm]] [[microarchitecture]] for enthusiasts and servers.
  
 
== History ==
 
== History ==
 
[[File:intel 2019 investor meeting sapphire roadmap.png|thumb|right|Intel Xeon Roadmap through 2021.]]
 
[[File:intel 2019 investor meeting sapphire roadmap.png|thumb|right|Intel Xeon Roadmap through 2021.]]
Sapphire Rapids was first announced during the May 2019 Intel Investor Meeting. Sapphire Rapids is planned to succeed {{\\|Ice Lake (Server)|Ice Lake}} in 2021.
+
Sapphire Rapids was first announced during the May 2019 Intel Investor Meeting. Sapphire Rapids was planned to succeed {{\\|Ice Lake (Server)|Ice Lake}} in 2021, was however delayed to 2023.
  
 
== Process Technology ==
 
== Process Technology ==
 
Sapphire Rapids is planned to be manufactured on the Intel 7 process (previously 10nm Enhanced SuperFin (ESF)).
 
Sapphire Rapids is planned to be manufactured on the Intel 7 process (previously 10nm Enhanced SuperFin (ESF)).
 +
 +
== Compiler support ==
 +
Support for Sapphire Rapids was added in LLVM Clang 12 and GCC 11.
 +
 +
{| class="wikitable"
 +
|-
 +
! Compiler !! Arch-Specific || Arch-Favorable
 +
|-
 +
| [[GCC]] || <code>-march=sapphirerapids</code> || <code>-mtune=sapphirerapids</code>
 +
|-
 +
| [[LLVM]] || <code>-march=sapphirerapids</code> || <code>-mtune=sapphirerapids</code>
 +
|}
 +
 +
=== CPUID ===
 +
{| class="wikitable tc1 tc2 tc3 tc4"
 +
! Core !! Extended<br>Family !! Family !! Extended<br>Model !! Model
 +
|-
 +
| rowspan="2" | SP || 0 || 0x6 || 0x8 || 0xF
 +
|-
 +
| colspan="4" | Family 6 Model 143
 +
|}
  
 
== Architecture ==
 
== Architecture ==

Latest revision as of 23:26, 12 November 2022

Edit Values
Sapphire Rapids µarch
General Info
Arch TypeCPU
DesignerIntel
ManufacturerIntel
Introduction2023
ProcessIntel 7
Instructions
ISAx86-64
Succession

Sapphire Rapids (SPR) is Intel's successor to Ice Lake, a 7 nm microarchitecture for enthusiasts and servers.

History[edit]

Intel Xeon Roadmap through 2021.

Sapphire Rapids was first announced during the May 2019 Intel Investor Meeting. Sapphire Rapids was planned to succeed Ice Lake in 2021, was however delayed to 2023.

Process Technology[edit]

Sapphire Rapids is planned to be manufactured on the Intel 7 process (previously 10nm Enhanced SuperFin (ESF)).

Compiler support[edit]

Support for Sapphire Rapids was added in LLVM Clang 12 and GCC 11.

Compiler Arch-Specific Arch-Favorable
GCC -march=sapphirerapids -mtune=sapphirerapids
LLVM -march=sapphirerapids -mtune=sapphirerapids

CPUID[edit]

Core Extended
Family
Family Extended
Model
Model
SP 0 0x6 0x8 0xF
Family 6 Model 143

Architecture[edit]

Key changes from Ice Lake[edit]

This list is incomplete; you can help by expanding it.

See also[edit]

codenameSapphire Rapids +
designerIntel +
first launched2023 +
full page nameintel/microarchitectures/sapphire rapids +
instance ofmicroarchitecture +
instruction set architecturex86-64 +
manufacturerIntel +
microarchitecture typeCPU +
nameSapphire Rapids +