From WikiChip
Difference between revisions of "university of manchester/spinnaker"
< university of manchester

 
Line 1: Line 1:
 +
{{manu title|SpiNNaker - APT}}
 
{{chip
 
{{chip
 
|chip type=neuromorphic chip
 
|chip type=neuromorphic chip
Line 21: Line 22:
 
|neuron count=1,000,000,000
 
|neuron count=1,000,000,000
 
}}
 
}}
 
+
'''SpiNNaker''' ('''[[Spiking Neural Network]] Architecture''') is a research project by the Advanced Processor Technologies Research Group of the [[University of Manchester]]. In its full configuration, the system consists of 1,036,800 {{armh|ARM9|l=arch}} cores that are capable of simulating up to one billion neurons in real time.  
{{title|SpiNNaker}}
 
 
 
Project SpiNNaker (an abbreviation for "[[spiking neural network]] (SNN) architecture") is a research project by the APT - Advanced Processor Technologies Research Group of the University of Manchester. In its full configuration, the system consists of 1,036,800 ARM9 cores that are capable of simulating up to one billion neurons in real time.  
 
 
 
  
 
== Overview ==  
 
== Overview ==  

Latest revision as of 09:19, 19 May 2018

Edit Values
SpiNNaker multicore SoC
General Info
DesignerAPT Advanced Processor Technologies Research Group
MarketArtificial Intelligence
Introduction20th May, 2011 (launched)
General Specs
Frequency200MHz
Neuromorphic Specs
Neurons1,000,000,000
Microarchitecture
ISAARM9 (ARM)
MicroarchitectureARM968
Die102mm²
10.386mm × 9.786mm
MCPYes (2 dies)
Cores18
Max Memory128MB (chip), 7TB (system)
Multiprocessing
Max SMP1,036,800 (system)-Way (Multiprocessor)
Electrical
Power dissipation1W (chip), 90kW (system)

SpiNNaker (Spiking Neural Network Architecture) is a research project by the Advanced Processor Technologies Research Group of the University of Manchester. In its full configuration, the system consists of 1,036,800 ARM9 cores that are capable of simulating up to one billion neurons in real time.

Overview[edit]

The SpiNNaker engine is using the SpiNNaker multicore System-On-Chip (SoC) as single nodes. Each chip contains two dies: The first die holds 18 ARM968 cores, 32kB SRAM, 64kB data tightly coupled memory (DTCM) per core, 32kB instruction tightly coupled memory (ITCM) per core, an Ethernet interface and a custom interconnect fabric. The second die within the SoC holds 128MB of shared SDRAM.

System Components[edit]

ARM968[edit]

Vectored Interrupt Controller (VIC)[edit]

Counter/Timer units[edit]

Ethernet[edit]

DMA[edit]

Memory[edit]

Routing fabric[edit]

References[edit]

  • Furber et al. "Overview of the SpiNNaker System Architecture" IEEE Transactions On Computers, Vol. 62, No. 12, December 2013
base frequency200 MHz (0.2 GHz, 200,000 kHz) +
core count18 +
designerAPT Advanced Processor Technologies Research Group +
die area102 mm² (0.158 in², 1.02 cm², 102,000,000 µm²) +
die count2 +
die length10.386 mm (1.039 cm, 0.409 in, 10,386 µm) +
die width9.786 mm (0.979 cm, 0.385 in, 9,786 µm) +
first launchedMay 20, 2011 +
full page nameuniversity of manchester/spinnaker +
instance ofneuromorphic chip +
is multi-chip packagetrue +
isaARM9 +
isa familyARM +
ldateMay 20, 2011 +
market segmentArtificial Intelligence +
microarchitectureARM968 +
nameSpiNNaker multicore SoC +
neuron count1,000,000,000 +
smp max ways1,036,800 (system) +