From WikiChip
Difference between revisions of "university of manchester/spinnaker"
< university of manchester

m
 
(7 intermediate revisions by 2 users not shown)
Line 1: Line 1:
{{SpiNNaker}}
+
{{manu title|SpiNNaker - APT}}
 
{{chip
 
{{chip
 
|chip type=neuromorphic chip
 
|chip type=neuromorphic chip
|name=SpiNNaker
+
|name=SpiNNaker multicore SoC
 
|no image=Yes
 
|no image=Yes
 
|designer=APT Advanced Processor Technologies Research Group
 
|designer=APT Advanced Processor Technologies Research Group
|market=Server
+
|market=Artificial Intelligence
 
|first launched=20th May, 2011
 
|first launched=20th May, 2011
|frequency=200 MHz
+
|frequency=200MHz
|isa=ARMv9
+
|isa=ARM9
 
|isa family=ARM
 
|isa family=ARM
 
|microarch=ARM968
 
|microarch=ARM968
|die area=102 mm²
+
|die area=102mm²
|die length=10.386 mm
+
|die length=10.386mm
|die width=9.786 mm
+
|die width=9.786mm
 
|mcp=Yes
 
|mcp=Yes
 
|die count=2
 
|die count=2
 
|core count=18
 
|core count=18
|max cpus=1,036,800
+
|max cpus=1,036,800 (system)
|max memory=128 MiB
+
|max memory=128MB (chip), 7TB (system)
|power=1.6 W
+
|power=1W (chip), 90kW (system)
 
|neuron count=1,000,000,000
 
|neuron count=1,000,000,000
 
}}
 
}}
 +
'''SpiNNaker''' ('''[[Spiking Neural Network]] Architecture''') is a research project by the Advanced Processor Technologies Research Group of the [[University of Manchester]]. In its full configuration, the system consists of 1,036,800 {{armh|ARM9|l=arch}} cores that are capable of simulating up to one billion neurons in real time.
 +
 +
== Overview ==
 +
The SpiNNaker engine is using the ''SpiNNaker multicore System-On-Chip (SoC)'' as single nodes. Each chip contains two dies: The first die holds 18 ARM968 cores, 32kB SRAM, 64kB data tightly coupled memory (DTCM) per core, 32kB instruction tightly coupled memory (ITCM) per core, an Ethernet interface and a ''custom interconnect fabric''. The second die within the SoC holds 128MB of shared SDRAM.
 +
 +
== System Components ==
 +
 +
=== ARM968 ===
 +
 +
=== Vectored [[Interrupt]] Controller (VIC) ===
 +
 +
=== Counter/Timer units ===
 +
 +
=== Ethernet ===
 +
 +
=== DMA ===
 +
 +
=== Memory ===
 +
 +
 +
 +
== Routing fabric ==
 +
  
  

Latest revision as of 09:19, 19 May 2018

Edit Values
SpiNNaker multicore SoC
General Info
DesignerAPT Advanced Processor Technologies Research Group
MarketArtificial Intelligence
Introduction20th May, 2011 (launched)
General Specs
Frequency200MHz
Neuromorphic Specs
Neurons1,000,000,000
Microarchitecture
ISAARM9 (ARM)
MicroarchitectureARM968
Die102mm²
10.386mm × 9.786mm
MCPYes (2 dies)
Cores18
Max Memory128MB (chip), 7TB (system)
Multiprocessing
Max SMP1,036,800 (system)-Way (Multiprocessor)
Electrical
Power dissipation1W (chip), 90kW (system)

SpiNNaker (Spiking Neural Network Architecture) is a research project by the Advanced Processor Technologies Research Group of the University of Manchester. In its full configuration, the system consists of 1,036,800 ARM9 cores that are capable of simulating up to one billion neurons in real time.

Overview[edit]

The SpiNNaker engine is using the SpiNNaker multicore System-On-Chip (SoC) as single nodes. Each chip contains two dies: The first die holds 18 ARM968 cores, 32kB SRAM, 64kB data tightly coupled memory (DTCM) per core, 32kB instruction tightly coupled memory (ITCM) per core, an Ethernet interface and a custom interconnect fabric. The second die within the SoC holds 128MB of shared SDRAM.

System Components[edit]

ARM968[edit]

Vectored Interrupt Controller (VIC)[edit]

Counter/Timer units[edit]

Ethernet[edit]

DMA[edit]

Memory[edit]

Routing fabric[edit]

References[edit]

  • Furber et al. "Overview of the SpiNNaker System Architecture" IEEE Transactions On Computers, Vol. 62, No. 12, December 2013
base frequency200 MHz (0.2 GHz, 200,000 kHz) +
core count18 +
designerAPT Advanced Processor Technologies Research Group +
die area102 mm² (0.158 in², 1.02 cm², 102,000,000 µm²) +
die count2 +
die length10.386 mm (1.039 cm, 0.409 in, 10,386 µm) +
die width9.786 mm (0.979 cm, 0.385 in, 9,786 µm) +
first launchedMay 20, 2011 +
full page nameuniversity of manchester/spinnaker +
instance ofneuromorphic chip +
is multi-chip packagetrue +
isaARMv9 +
isa familyARM +
ldateMay 20, 2011 +
market segmentServer +
microarchitectureARM968 +
nameSpiNNaker multicore SoC +
neuron count1,000,000,000 +
power dissipation1.6 W (1,600 mW, 0.00215 hp, 0.0016 kW) +
smp max ways1,036,800 (system) +