From WikiChip
Difference between revisions of "intel/core i3/i3-6100u"
m (Bot: moving all {{mpu}} to {{chip}}) |
|||
| (12 intermediate revisions by 2 users not shown) | |||
| Line 1: | Line 1: | ||
{{intel title|Core i3-6100U}} | {{intel title|Core i3-6100U}} | ||
| − | {{ | + | {{chip |
|name=Core i3-6100U | |name=Core i3-6100U | ||
| − | + | |image=skylake u (front; standard).png | |
| − | |image=skylake ( | ||
|designer=Intel | |designer=Intel | ||
|manufacturer=Intel | |manufacturer=Intel | ||
| Line 10: | Line 9: | ||
|s-spec=SR2EU | |s-spec=SR2EU | ||
|market=Mobile | |market=Mobile | ||
| − | |first announced= | + | |first announced=September 1, 2015 |
| − | |first launched= | + | |first launched=September 27, 2015 |
| + | |release price=$281 | ||
|family=Core i3 | |family=Core i3 | ||
|series=i3-6000 | |series=i3-6000 | ||
| Line 44: | Line 44: | ||
|ctdp down=7.5 W | |ctdp down=7.5 W | ||
|ctdp down frequency=800 MHz | |ctdp down frequency=800 MHz | ||
| − | |||
| − | |||
|tjunc min=0 °C | |tjunc min=0 °C | ||
|tjunc max=100 °C | |tjunc max=100 °C | ||
| Line 52: | Line 50: | ||
|package module 1={{packages/intel/fcbga-1356}} | |package module 1={{packages/intel/fcbga-1356}} | ||
}} | }} | ||
| − | '''Core i3-6100U''' is a {{arch|64}} [[dual-core]] entry-level performance [[x86]] mobile microprocessor introduced by [[Intel]] in late [[2015]]. Fabricated on a [[14 nm process]] based on the {{intel|Skylake}} microarchitecture, this processor operates at 2.3 GHz. The i3-6100U has a TDP of 15 W with a configurable-down | + | '''Core i3-6100U''' is a {{arch|64}} [[dual-core]] entry-level performance [[x86]] mobile microprocessor introduced by [[Intel]] in late [[2015]]. Fabricated on a [[14 nm process]] based on the {{intel|Skylake}} microarchitecture, this processor operates at 2.3 GHz. The i3-6100U has a TDP of 15 W with a configurable TDP-down of 7.5 W. This chip incorporates the {{intel|HD Graphics 520}} GPU operating at 300 MHz with a burst frequency of 1 GHz. This processor supports up to 32 GiB of non-ECC dual-channel DDR4-2133 memory. |
== Cache == | == Cache == | ||
| Line 86: | Line 84: | ||
|bandwidth schan=15.89 GiB/s | |bandwidth schan=15.89 GiB/s | ||
|bandwidth dchan=31.79 GiB/s | |bandwidth dchan=31.79 GiB/s | ||
| + | }} | ||
| + | |||
| + | == Expansions == | ||
| + | {{expansions | ||
| + | | pcie revision = 3.0 | ||
| + | | pcie lanes = 12 | ||
| + | | pcie config = 1x4 | ||
| + | | pcie config 2 = 2x2 | ||
| + | | pcie config 3 = 1x2+2x1 | ||
| + | | pcie config 4 = 4x1 | ||
}} | }} | ||
== Graphics == | == Graphics == | ||
| − | {{integrated | + | {{integrated graphics |
| − | | gpu | + | | gpu = HD Graphics 520 |
| − | | device id | + | | device id = 0x1916 |
| − | | displays | + | | designer = Intel |
| − | | frequency | + | | execution units = 24 |
| − | | max frequency | + | | max displays = 3 |
| − | | | + | | max memory = 32 GiB |
| − | | output edp | + | | frequency = 300 MHz |
| − | | output dp | + | | max frequency = 1,000 MHz |
| − | | output hdmi | + | |
| − | | output vga | + | | output crt = |
| − | | output dvi | + | | output sdvo = |
| + | | output dsi = | ||
| + | | output edp = Yes | ||
| + | | output dp = Yes | ||
| + | | output hdmi = Yes | ||
| + | | output vga = | ||
| + | | output dvi = Yes | ||
| + | |||
| directx ver = 12 | | directx ver = 12 | ||
| opengl ver = 4.4 | | opengl ver = 4.4 | ||
| Line 116: | Line 131: | ||
| max res vga freq = | | max res vga freq = | ||
| − | | intel quick sync | + | | features = Yes |
| − | | intel intru 3d | + | | intel quick sync = Yes |
| − | | intel insider | + | | intel intru 3d = Yes |
| − | | intel widi | + | | intel insider = |
| − | | intel fdi | + | | intel widi = |
| − | | intel clear video | + | | intel fdi = |
| + | | intel clear video = Yes | ||
| + | | intel clear video hd = Yes | ||
}} | }} | ||
| + | {{skylake hardware accelerated video table|col=1}} | ||
| − | == | + | == Features == |
| − | {{ | + | {{x86 features |
| − | | | + | |real=Yes |
| − | | | + | |protected=Yes |
| − | | | + | |smm=Yes |
| − | | | + | |fpu=Yes |
| − | | | + | |x8616=Yes |
| − | | | + | |x8632=Yes |
| − | | | + | |x8664=Yes |
| − | | | + | |nx=Yes |
| − | | | + | |mmx=Yes |
| − | | | + | |emmx=Yes |
| − | | | + | |sse=Yes |
| − | | | + | |sse2=Yes |
| − | | | + | |sse3=Yes |
| − | + | |ssse3=Yes | |
| + | |sse41=Yes | ||
| + | |sse42=Yes | ||
| + | |sse4a=No | ||
| + | |avx=Yes | ||
| + | |avx2=Yes | ||
| − | == | + | |abm=Yes |
| − | + | |tbm=No | |
| − | | | + | |bmi1=Yes |
| − | | | + | |bmi2=Yes |
| − | | | + | |fma3=Yes |
| − | | | + | |fma4=No |
| − | | | + | |aes=Yes |
| − | | | + | |rdrand=Yes |
| − | | tbt1 | + | |sha=No |
| − | | tbt2 | + | |xop=No |
| − | | bpt | + | |adx=Yes |
| − | | | + | |clmul=Yes |
| − | | | + | |f16c=Yes |
| − | | | + | |tbt1=No |
| − | | | + | |tbt2=No |
| − | | | + | |tbmt3=No |
| − | | | + | |bpt=No |
| − | | | + | |eist=Yes |
| − | | | + | |sst=No |
| − | | | + | |flex=Yes |
| − | | | + | |fastmem=No |
| − | | | + | |isrt=Yes |
| − | | | + | |sba=No |
| − | | | + | |mwt=Yes |
| − | | | + | |sipp=No |
| − | | | + | |att=No |
| − | | | + | |ipt=Yes |
| − | | | + | |tsx=No |
| − | | | + | |txt=No |
| − | | | + | |ht=Yes |
| − | | | + | |vpro=No |
| − | | | + | |vtx=Yes |
| − | | | + | |vtd=Yes |
| − | | | + | |ept=Yes |
| − | | | + | |mpx=Yes |
| − | | | + | |sgx=Yes |
| − | | | + | |securekey=Yes |
| + | |osguard=Yes | ||
| + | |3dnow=No | ||
| + | |e3dnow=No | ||
| + | |smartmp=No | ||
| + | |powernow=No | ||
| + | |amdvi=No | ||
| + | |amdv=No | ||
| + | |amdsme=No | ||
| + | |amdtsme=No | ||
| + | |amdsev=No | ||
| + | |rvi=No | ||
| + | |smt=No | ||
| + | |sensemi=No | ||
| + | |xfr=No | ||
}} | }} | ||
Latest revision as of 15:17, 13 December 2017
| Edit Values | |||||||||||||
| Core i3-6100U | |||||||||||||
| General Info | |||||||||||||
| Designer | Intel | ||||||||||||
| Manufacturer | Intel | ||||||||||||
| Model Number | i3-6100U | ||||||||||||
| Part Number | FJ8066201931104 | ||||||||||||
| S-Spec | SR2EU | ||||||||||||
| Market | Mobile | ||||||||||||
| Introduction | September 1, 2015 (announced) September 27, 2015 (launched) | ||||||||||||
| Release Price | $281 | ||||||||||||
| Shop | Amazon | ||||||||||||
| General Specs | |||||||||||||
| Family | Core i3 | ||||||||||||
| Series | i3-6000 | ||||||||||||
| Locked | Yes | ||||||||||||
| Frequency | 2,300 MHz | ||||||||||||
| Bus type | OPI | ||||||||||||
| Bus rate | 4 GT/s | ||||||||||||
| Clock multiplier | 23 | ||||||||||||
| Microarchitecture | |||||||||||||
| ISA | x86-64 (x86) | ||||||||||||
| Microarchitecture | Skylake | ||||||||||||
| Core Name | Skylake U | ||||||||||||
| Core Family | 6 | ||||||||||||
| Core Model | 78 | ||||||||||||
| Core Stepping | D1 | ||||||||||||
| Process | 14 nm | ||||||||||||
| Transistors | 1,750,000,000 | ||||||||||||
| Technology | CMOS | ||||||||||||
| Die | 98.57 mm² 10.3 mm × 9.57 mm | ||||||||||||
| MCP | Yes (2 dies) | ||||||||||||
| Word Size | 64 bit | ||||||||||||
| Cores | 2 | ||||||||||||
| Threads | 4 | ||||||||||||
| Max Memory | 32 GiB | ||||||||||||
| Multiprocessing | |||||||||||||
| Max SMP | 1-Way (Uniprocessor) | ||||||||||||
| Electrical | |||||||||||||
| Vcore | 0.55 V-1.52 V | ||||||||||||
| TDP | 15 W | ||||||||||||
| cTDP down | 7.5 W | ||||||||||||
| cTDP down frequency | 800 MHz | ||||||||||||
| Tjunction | 0 °C – 100 °C | ||||||||||||
| Tstorage | -25 °C – 125 °C | ||||||||||||
| Packaging | |||||||||||||
| |||||||||||||
Core i3-6100U is a 64-bit dual-core entry-level performance x86 mobile microprocessor introduced by Intel in late 2015. Fabricated on a 14 nm process based on the Skylake microarchitecture, this processor operates at 2.3 GHz. The i3-6100U has a TDP of 15 W with a configurable TDP-down of 7.5 W. This chip incorporates the HD Graphics 520 GPU operating at 300 MHz with a burst frequency of 1 GHz. This processor supports up to 32 GiB of non-ECC dual-channel DDR4-2133 memory.
Cache[edit]
- Main article: Skylake § Cache
|
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
|||||||||||||||||||||||||||||||||||||
Memory controller[edit]
|
Integrated Memory Controller
|
||||||||||||||
|
||||||||||||||
Expansions[edit]
|
Expansion Options
|
||||||||
|
||||||||
Graphics[edit]
|
Integrated Graphics Information
|
||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
|
||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||||
| [Edit] Skylake (Gen9) Hardware Accelerated Video Capabilities | |||||||
|---|---|---|---|---|---|---|---|
| Codec | Encode | Decode | |||||
| Profiles | Levels | Max Resolution | Profiles | Levels | Max Resolution | ||
| MPEG-2 (H.262) | Main | High | 1080p (FHD) | Main | Main, High | 1080p (FHD) | |
| MPEG-4 AVC (H.264) | High, Main | 5.1 | 2160p (4K) | Main, High, SHP, MHP | 5.1 | 2160p (4K) | |
| JPEG/MJPEG | Baseline | - | 16k x 16k | Baseline | Unified | 16k x 16k | |
| HEVC (H.265) | Main | 5.1 | 2160p (4K) | Main, Main 10 | 5.1 | 2160p (4K) | |
| VC-1 | ✘ | Advanced, Main, Simple | 3, High | 3840x3840 | |||
| VP8 | Unified | Unified | - | 0 | Unified | 1080p | |
| VP9 | ✘ | 0 | Unified | 2160p (4K) | |||
Features[edit]
[Edit/Modify Supported Features]
Facts about "Core i3-6100U - Intel"
| device id | 0x1916 + |
| has feature | integrated gpu + |
| integrated gpu | Intel HD Graphics 520 + |
| integrated gpu base frequency | 300 MHz (0.3 GHz, 300,000 KHz) + |
| integrated gpu max frequency | 1,000 MHz (1 GHz, 1,000,000 KHz) + |
| integrated gpu max memory | 32,768 MiB (33,554,432 KiB, 34,359,738,368 B, 32 GiB) + |
| l1$ size | 128 KiB (131,072 B, 0.125 MiB) + |
| l1d$ description | 8-way set associative + |
| l1d$ size | 64 KiB (65,536 B, 0.0625 MiB) + |
| l1i$ description | 8-way set associative + |
| l1i$ size | 64 KiB (65,536 B, 0.0625 MiB) + |
| l2$ description | 4-way set associative + |
| l2$ size | 0.5 MiB (512 KiB, 524,288 B, 4.882812e-4 GiB) + |
| l3$ size | 3 MiB (3,072 KiB, 3,145,728 B, 0.00293 GiB) + |