From WikiChip
Difference between revisions of "intel/atom/z500"
< intel‎ | atom

m (Bot: corrected param)
m (Bot: moving all {{mpu}} to {{chip}})
 
(One intermediate revision by the same user not shown)
Line 1: Line 1:
 
{{intel title|Atom Z500}}
 
{{intel title|Atom Z500}}
{{mpu
+
{{chip
 
| name                = Atom Z500
 
| name                = Atom Z500
 
| no image            =  
 
| no image            =  
Line 116: Line 116:
 
|avx=No
 
|avx=No
 
|avx2=No
 
|avx2=No
|avx512=No
+
 
 
|abm=No
 
|abm=No
 
|tbm=No
 
|tbm=No

Latest revision as of 15:14, 13 December 2017

Edit Values
Atom Z500
silverthorne.png
Silverthorne chip
General Info
DesignerIntel
ManufacturerIntel
Model NumberZ500
Part NumberAC80586UC800DE,
AC80566UC800DE
S-SpecSLB6Q
QGZU (QS), QGXC (QS)
MarketMobile
IntroductionApril 2, 2008 (announced)
April 2, 2008 (launched)
Release Price$45
ShopAmazon
General Specs
FamilyAtom
SeriesZ500
LockedYes
Frequency800 MHz
Bus typeFSB
Bus speed100 MHz
Bus rate400 MT/s
Clock multiplier8
CPUID106C2
Microarchitecture
ISAx86-32 (x86)
MicroarchitectureBonnell
PlatformMenlow
ChipsetPoulsbo
Core NameSilverthorne
Core Family6
Core Model28
Core SteppingC0
Process45 nm
Transistors47,212,207
TechnologyCMOS
Die24.18 mm²
7.8 mm × 3.1 mm
Word Size32 bit
Cores1
Threads2
Multiprocessing
Max SMP1-Way (Uniprocessor)
Electrical
Power dissipation (average)160 mW
Power (idle)80 mW
Vcore0.80 V-1.1 V
SDP960 mW
TDP650 mW
Tjunction0 °C – 90 °C
Tcase0 °C – 70 °C
Tstorage-40 °C – 85 °C
Packaging
PackageFCBGA-441 (FCBGA)
Dimension13 mm x 14 mm
Pin Count441
SocketBGA-441 (BGA)

Z500 is an ultra-low power 32-bit x86 microprocessor introduced by Intel in early 2008 specifically for Mobile Internet Devices (MID). The Z500, which is based on the Bonnell microarchitecture (Silverthorne core), is manufactured on a 45 nm process. This processor operates at 800 MHz with a TDP of just 650 mW and an average power of 160 mW. The MPU features a legacy 400 MT/s front-side bus capable of communicating with the Poulsbo chipset in both low-power CMOS mode as well as normal GTL mode (which also works with other chipsets).

Model price includes the chipset.

Cache[edit]

Main article: Bonnell § Cache

[Edit/Modify Cache Info]

hierarchy icon.svg
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory.

The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC.

Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies.

Note: All units are in kibibytes and mebibytes.
L1$56 KiB
57,344 B
0.0547 MiB
L1I$32 KiB
32,768 B
0.0313 MiB
1x32 KiB8-way set associative 
L1D$24 KiB
24,576 B
0.0234 MiB
1x24 KiB6-way set associativewrite-back

L2$512 KiB
0.5 MiB
524,288 B
4.882812e-4 GiB
  1x512 KiB8-way set associative 

Memory controller[edit]

This processor has no integrated memory controller.

Graphics[edit]

This processor has no integrated graphics.

Features[edit]

Die Shot[edit]

See also: Bonnell § Silverthorne Die
  • 45 nm process
  • 9 metal layers
  • 47,212,207 transistors
  • 3.1 mm x 7.8 mm
  • 24.18 mm² die size

Silverthorne die shot.jpg


Silverthorne die shot (marked).png

Documents[edit]

Datasheet[edit]

Other[edit]

Facts about "Atom Z500 - Intel"
has featureHyper-Threading Technology + and Enhanced SpeedStep Technology +
has intel enhanced speedstep technologytrue +
has simultaneous multithreadingtrue +
l1$ size56 KiB (57,344 B, 0.0547 MiB) +
l1d$ description6-way set associative +
l1d$ size24 KiB (24,576 B, 0.0234 MiB) +
l1i$ description8-way set associative +
l1i$ size32 KiB (32,768 B, 0.0313 MiB) +
l2$ description8-way set associative +
l2$ size0.5 MiB (512 KiB, 524,288 B, 4.882812e-4 GiB) +