From WikiChip
Difference between revisions of "amd/k6-iii+/amd-k6-iiie+-500acr"
m (Bot: Automated text replacement (-\| electrical += Yes +)) |
m (Bot: moving all {{mpu}} to {{chip}}) |
||
(2 intermediate revisions by the same user not shown) | |||
Line 1: | Line 1: | ||
{{amd title|AMD-K6-IIIE+/500ACR}} | {{amd title|AMD-K6-IIIE+/500ACR}} | ||
− | {{ | + | {{chip |
| name = AMD-K6-IIIE+/500ACR | | name = AMD-K6-IIIE+/500ACR | ||
| no image = Yes | | no image = Yes | ||
Line 10: | Line 10: | ||
| model number = AMD-K6-IIIE+/500ACR | | model number = AMD-K6-IIIE+/500ACR | ||
| part number = AMD-K6-IIIE+/500ACR | | part number = AMD-K6-IIIE+/500ACR | ||
− | |||
| part number 2 = | | part number 2 = | ||
| part number 3 = | | part number 3 = | ||
+ | | part number 4 = | ||
| market = Embedded | | market = Embedded | ||
| first announced = September 25, 2000 | | first announced = September 25, 2000 | ||
Line 109: | Line 109: | ||
== Features == | == Features == | ||
− | {{ | + | {{x86 features |
| mmx = Yes | | mmx = Yes | ||
| emmx = Yes | | emmx = Yes |
Latest revision as of 15:09, 13 December 2017
Edit Values | |
AMD-K6-IIIE+/500ACR | |
General Info | |
Designer | AMD |
Manufacturer | AMD |
Model Number | AMD-K6-IIIE+/500ACR |
Part Number | AMD-K6-IIIE+/500ACR |
Market | Embedded |
Introduction | September 25, 2000 (announced) September 25, 2000 (launched) |
Shop | Amazon |
General Specs | |
Family | K6-III+ |
Series | K6-III+ Embedded |
Frequency | 499.99 MHz |
Bus type | FSB |
Bus speed | 99.99 MHz |
Bus rate | 99.99 MT/s |
Clock multiplier | 5 |
CPUID | 5D0 |
Microarchitecture | |
Microarchitecture | K6-III |
Platform | Super 7 |
Core Family | 5 |
Core Model | 13 |
Core Stepping | 0, 1, 2, 3 |
Process | 0.18 µm |
Transistors | 21,400,000 |
Technology | CMOS |
Word Size | 32 bit |
Cores | 1 |
Threads | 1 |
Max Memory | 4 GiB |
Multiprocessing | |
Max SMP | 1-Way (Uniprocessor) |
Electrical | |
Vcore | 2.0 V ± 0.1 V |
VI/O | 3.3675 V ± 7% |
TDP | 14.5 W |
Tcase | 0 °C – 70 °C |
Tstorage | -65 °C – 150 °C |
AMD-K6-IIIE+/500ACR is a 32-bit x86 embedded microprocessor designed by AMD and introduced in late 2000. This MPU which was manufactured on a 0.18 µm process, based on K6-III microarchitecture, operated at 500 MHz with a bus of 100 MHz and a multiplier of 5. This chip had a TDP of 14.5 W.
Cache[edit]
- Main article: K6-III § Cache
L3$ can be 512 KiB to 2 MiB, depending on manufacturer and motherboard model. L3$ is off-chip.
Cache Info [Edit Values] | ||
L1I$ | 32 KiB 32,768 B 0.0313 MiB |
1x32 KiB 2-way set associative |
L1D$ | 32 KiB 32,768 B 0.0313 MiB |
1x32 KiB 2-way set associative |
L2$ | 256 KiB 0.25 MiB 262,144 B 2.441406e-4 GiB |
1x256 KiB 4-way set associative (shared) |
Graphics[edit]
This processors has no integrated graphics processing unit.
Features[edit]
[Edit/Modify Supported Features]
Supported x86 Extensions & Processor Features
|
||||||||
|
- Auto-power down state
- Stop clock state
- Halt state
Facts about "AMD-K6-IIIE+/500ACR - AMD"
l1d$ description | 2-way set associative + |
l1d$ size | 32 KiB (32,768 B, 0.0313 MiB) + |
l1i$ description | 2-way set associative + |
l1i$ size | 32 KiB (32,768 B, 0.0313 MiB) + |
l2$ description | 4-way set associative + |
l2$ size | 0.25 MiB (256 KiB, 262,144 B, 2.441406e-4 GiB) + |