From WikiChip
Difference between revisions of "ambric/am2000/am2024"
< ambric‎ | am2000

m (Bot: corrected mem)
m (Bot: switching template from {{mpu}} to a more generic {{chip}})
 
(One intermediate revision by the same user not shown)
Line 1: Line 1:
 
{{ambric title|Am2024}}
 
{{ambric title|Am2024}}
{{mpu
+
{{chip
 
| name                = Am2024
 
| name                = Am2024
 
| no image            = Yes
 
| no image            = Yes
Line 40: Line 40:
 
| thread count        =  
 
| thread count        =  
 
| max cpus            =  
 
| max cpus            =  
| max memory          = 4 GB
+
| max memory          = 4 GiB
  
 
| electrical          =  
 
| electrical          =  

Latest revision as of 15:16, 13 December 2017

Edit Values
Am2024
General Info
DesignerAmbric
Model NumberAm2024
Part NumberAm2024
MarketEmbedded
IntroductionOctober 10, 2006 (announced)
January 2007 (launched)
End-of-life2012 (last order)
2012 (last shipment)
General Specs
FamilyAm2000
SeriesGen 1
LockedNo
Frequency333 MHz
Bus speed100 MHz
Clock multiplier3.3
Microarchitecture
MicroarchitectureAmbric
Process130 nm
TechnologyCMOS
Word Size32 bit
Cores192
Max Memory4 GiB

Am2024 was an MPPA introduced in late 2006 by Ambric. This model was made of 24 Brics arranged as a grid, making up a total of 192 32-bit RICS-like cores operating asynchronously at 1-333 MHz.

Architecture[edit]

Main article: Am2000 § Architecture

The Am2024 is made of 24 homogeneous 'Brics' laid out in a grid to form 192 cores and 192 RAM units.

General layout:

  • 24x Brics

Cache[edit]

The Am2035 contains 24 Brics, each with its own RAM Unit (RU) of 13 kB of SRAM for a total of 312 kB of SRAM.

Memory controller[edit]

Integrated Memory Controller
Type DDR2-400
Controllers 2
Channels 1
Max memory 4 GiB

Expansions[edit]

  • PCIe
  • JTAG
  • GPIO @ 100 MHz
  • serial flash
Facts about "Am2024 - Ambric"
has featurePCIe +, JTAG +, GPIO + and serial flash +