From WikiChip
Difference between revisions of "cavium/octeon/cn3005-400bg350-scp"
m (Bot: moving all {{mpu}} to {{chip}}) |
|||
| (11 intermediate revisions by 2 users not shown) | |||
| Line 1: | Line 1: | ||
{{cavium title|CN3005-400 SCP}} | {{cavium title|CN3005-400 SCP}} | ||
| − | {{ | + | {{chip |
| name = Cavium CN3005-400 SCP | | name = Cavium CN3005-400 SCP | ||
| − | | no image = cn3005-15.png | + | | no image = |
| − | + | | image = cn3005-15.png | |
| image size = | | image size = | ||
| caption = | | caption = | ||
| designer = Cavium | | designer = Cavium | ||
| manufacturer = TSMC | | manufacturer = TSMC | ||
| − | | model number = CN3005 | + | | model number = CN3005-400 SCP |
| part number = CN3005-400BG350-SCP | | part number = CN3005-400BG350-SCP | ||
| − | |||
| part number 2 = | | part number 2 = | ||
| part number 3 = | | part number 3 = | ||
| + | | part number 4 = | ||
| market = Embedded | | market = Embedded | ||
| first announced = January 30, 2006 | | first announced = January 30, 2006 | ||
| Line 18: | Line 18: | ||
| last order = | | last order = | ||
| last shipment = | | last shipment = | ||
| − | | release price = | + | | release price = |
| family = OCTEON | | family = OCTEON | ||
| Line 52: | Line 52: | ||
| max memory addr = | | max memory addr = | ||
| − | + | ||
| power = 3 W | | power = 3 W | ||
| v core = | | v core = | ||
| Line 89: | Line 89: | ||
| socket 0 type = | | socket 0 type = | ||
}} | }} | ||
| − | The '''CN3005-400 SCP''' is a {{arch|64}} [[single-core]] [[MIPS]] secure communication [[microprocessor]] (SCP) designed by [[Cavium]] and introduced in early [[2006]]. This processor, which incorporates a single {{cavium|cnMIPS|l=arch}} core, operates at 400 MHz and dissipates 3 Watts. This processors includes a number of hardware security communication accelerators including units for encryption, QoS, and TCP acceleration. This MPU supports up to 2 GiB of DDR2-533 | + | The '''CN3005-400 SCP''' is a {{arch|64}} [[single-core]] [[MIPS]] secure communication [[microprocessor]] (SCP) designed by [[Cavium]] and introduced in early [[2006]]. This processor, which incorporates a single {{cavium|cnMIPS|l=arch}} core, operates at 400 MHz and dissipates 3 Watts. This processors includes a number of hardware security communication accelerators including units for encryption, QoS, and TCP acceleration. This MPU supports up to 2 GiB of DDR2-533 memory. |
== Cache == | == Cache == | ||
| Line 110: | Line 110: | ||
{{memory controller | {{memory controller | ||
|type=DDR2-533 | |type=DDR2-533 | ||
| − | |ecc= | + | |ecc=No |
|max mem=2 GiB | |max mem=2 GiB | ||
|controllers=1 | |controllers=1 | ||
| Line 135: | Line 135: | ||
== Networking == | == Networking == | ||
| − | + | {{network | |
| − | + | |mii opts=Yes | |
| − | + | |rgmii=yes | |
| + | |rgmii ports=1 | ||
| + | |gmii=yes | ||
| + | |gmii ports=1 | ||
| + | }} | ||
| + | |||
| + | == Hardware Accelerators == | ||
| + | {{accelerators | ||
| + | |encryption=Yes | ||
| + | |encryption type=DES, 3DES, AES up to 256 bit, SHA1, SHA-2 up to SHA-512, RSA, DH | ||
| + | |tcp=Yes | ||
| + | |qos=Yes | ||
| + | }} | ||
| + | |||
| + | == Block diagram == | ||
| + | [[File:cn3005 block diagram.png|750px]] | ||
| − | == | + | == Datasheet == |
| − | + | * [[:File:octeon cn30xx product brief.pdf|OCTEON CN30XX Processors Product Brief]] | |
| − | |||
| − | |||
| − | |||
| − | |||
Latest revision as of 16:10, 13 December 2017
| Edit Values | |
| Cavium CN3005-400 SCP | |
![]() | |
| General Info | |
| Designer | Cavium |
| Manufacturer | TSMC |
| Model Number | CN3005-400 SCP |
| Part Number | CN3005-400BG350-SCP |
| Market | Embedded |
| Introduction | January 30, 2006 (announced) May 1, 2006 (launched) |
| General Specs | |
| Family | OCTEON |
| Series | CN3000 |
| Frequency | 400 MHz |
| Microarchitecture | |
| ISA | MIPS64 (MIPS) |
| Microarchitecture | cnMIPS |
| Core Name | cnMIPS |
| Process | 130 nm |
| Technology | CMOS |
| Word Size | 64 bit |
| Cores | 1 |
| Threads | 1 |
| Max Memory | 2 GiB |
| Multiprocessing | |
| Max SMP | 1-Way (Uniprocessor) |
| Electrical | |
| Power dissipation | 3 W |
The CN3005-400 SCP is a 64-bit single-core MIPS secure communication microprocessor (SCP) designed by Cavium and introduced in early 2006. This processor, which incorporates a single cnMIPS core, operates at 400 MHz and dissipates 3 Watts. This processors includes a number of hardware security communication accelerators including units for encryption, QoS, and TCP acceleration. This MPU supports up to 2 GiB of DDR2-533 memory.
Contents
Cache[edit]
- Main article: cnMIPS § Cache
|
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||
|
|||||||||||||||||||||||||
Memory controller[edit]
|
Integrated Memory Controller
|
||||||||||||||||
|
||||||||||||||||
Expansions[edit]
|
Expansion Options
|
||||||||||||||||||||||||||
|
||||||||||||||||||||||||||
Networking[edit]
|
Networking
|
||||||
|
||||||
Hardware Accelerators[edit]
[Edit/Modify Accelerators Info]
|
Hardware Accelerators
|
||||||||||||
|
||||||||||||
Block diagram[edit]
Datasheet[edit]
Facts about "CN3005-400 SCP - Cavium"
| base frequency | 400 MHz (0.4 GHz, 400,000 kHz) + |
| core count | 1 + |
| core name | cnMIPS + |
| designer | Cavium + |
| family | OCTEON + |
| first announced | January 30, 2006 + |
| first launched | May 1, 2006 + |
| full page name | cavium/octeon/cn3005-400bg350-scp + |
| has ecc memory support | false + |
| has hardware accelerators for cryptography | true + |
| has hardware accelerators for network quality of service processing | true + |
| has hardware accelerators for tcp packet processing | true + |
| instance of | microprocessor + |
| isa | MIPS64 + |
| isa family | MIPS + |
| l1$ size | 24 KiB (24,576 B, 0.0234 MiB) + |
| l1d$ description | 64-way set associative + |
| l1d$ size | 8 KiB (8,192 B, 0.00781 MiB) + |
| l1i$ description | 2-way set associative + |
| l1i$ size | 16 KiB (16,384 B, 0.0156 MiB) + |
| l2$ description | 2-way set associative + |
| l2$ size | 0.0625 MiB (64 KiB, 65,536 B, 6.103516e-5 GiB) + |
| ldate | May 1, 2006 + |
| main image | + |
| manufacturer | TSMC + |
| market segment | Embedded + |
| max cpu count | 1 + |
| max memory | 2,048 MiB (2,097,152 KiB, 2,147,483,648 B, 2 GiB, 0.00195 TiB) + |
| max memory bandwidth | 0.993 GiB/s (1,017 MiB/s, 1.066 GB/s, 1,066.402 MB/s, 9.698868e-4 TiB/s, 0.00107 TB/s) + |
| max memory channels | 1 + |
| microarchitecture | cnMIPS + |
| model number | CN3005-400 SCP + |
| name | Cavium CN3005-400 SCP + |
| part number | CN3005-400BG350-SCP + |
| power dissipation | 3 W (3,000 mW, 0.00402 hp, 0.003 kW) + |
| process | 130 nm (0.13 μm, 1.3e-4 mm) + |
| series | CN3000 + |
| smp max ways | 1 + |
| supported memory type | DDR2-533 + |
| technology | CMOS + |
| thread count | 1 + |
| word size | 64 bit (8 octets, 16 nibbles) + |
