From WikiChip
Difference between revisions of "intel/xeon e7/e7-4870"
m (Bot: moving all {{mpu}} to {{chip}}) |
|||
(13 intermediate revisions by 5 users not shown) | |||
Line 1: | Line 1: | ||
{{intel title|Xeon E7-4870}} | {{intel title|Xeon E7-4870}} | ||
− | {{ | + | {{chip |
| name = Xeon E7-4870 | | name = Xeon E7-4870 | ||
| no image = Yes | | no image = Yes | ||
Line 10: | Line 10: | ||
| model number = E7-4870 | | model number = E7-4870 | ||
| part number = AT80615007263AA | | part number = AT80615007263AA | ||
− | | part number | + | | part number 2 = BX80615E74870 |
− | |||
| part number 3 = | | part number 3 = | ||
+ | | part number 4 = | ||
| market = Server | | market = Server | ||
| first announced = April 5, 2011 | | first announced = April 5, 2011 | ||
Line 18: | Line 18: | ||
| last order = August 21, 2015 | | last order = August 21, 2015 | ||
| last shipment = February 5, 2016 | | last shipment = February 5, 2016 | ||
+ | | release price = $4394.00 | ||
| family = Xeon E7 | | family = Xeon E7 | ||
Line 43: | Line 44: | ||
| cpuid = 206F2 | | cpuid = 206F2 | ||
+ | | isa family = x86 | ||
+ | | isa = x86-64 | ||
| microarch = Westmere | | microarch = Westmere | ||
| platform = Boxboro | | platform = Boxboro | ||
Line 58: | Line 61: | ||
| thread count = 20 | | thread count = 20 | ||
| max cpus = 4 | | max cpus = 4 | ||
− | | max memory = 2 | + | | max memory = 2 TiB |
+ | |||
− | |||
| v core = 1.35 V | | v core = 1.35 V | ||
| v core tolerance = | | v core tolerance = | ||
Line 78: | Line 81: | ||
| tstorage max = 85 °C | | tstorage max = 85 °C | ||
− | + | | package module 1 = {{packages/intel/lga-1567}} | |
− | |||
− | |||
− | |||
− | | package | ||
− | |||
− | |||
− | |||
− | |||
− | |||
}} | }} | ||
− | '''Xeon E7-4870''' | + | '''Xeon E7-4870''' was a {{arch|64}} deca-core [[x86]] data center microprocessor that supports up to 4 sockets. This first generation {{intel|Xeon E7}} processor, {{intel|Westmere|Westmere}}-based, operates at a base frequency of 2.4 GHz with {{intel|turbo boost technology|turbo}} frequency of 2.8 GHz for 2 active cores. This chip has a TDP of 130 W, supporting up to 4 channels of DDR3 with support of up to 2 TB of memory. |
== Cache == | == Cache == | ||
{{main|intel/microarchitectures/westmere#Memory_Hierarchy|l1=Westmere § Cache}} | {{main|intel/microarchitectures/westmere#Memory_Hierarchy|l1=Westmere § Cache}} | ||
− | {{cache | + | {{cache size |
+ | |l1 cache = 640 KiB | ||
|l1i cache=320 KiB | |l1i cache=320 KiB | ||
|l1i break=10x32 KiB | |l1i break=10x32 KiB | ||
|l1i desc=4-way set associative | |l1i desc=4-way set associative | ||
− | |l1i | + | |l1i policy=write-back |
|l1d cache=320 KiB | |l1d cache=320 KiB | ||
|l1d break=10x32 KiB | |l1d break=10x32 KiB | ||
|l1d desc=8-way set associative | |l1d desc=8-way set associative | ||
− | |l1d | + | |l1d policy=write-back |
|l2 cache=2.56 MiB | |l2 cache=2.56 MiB | ||
|l2 break=10x256 KiB | |l2 break=10x256 KiB | ||
|l2 desc=8-way set associative | |l2 desc=8-way set associative | ||
− | |l2 | + | |l2 policy=write-back |
|l3 cache=30 MiB | |l3 cache=30 MiB | ||
+ | |l3 break=10x3 MiB | ||
|l3 desc=16-way set associative | |l3 desc=16-way set associative | ||
+ | |l3 policy=write-back | ||
}} | }} | ||
Line 114: | Line 111: | ||
== Memory controller == | == Memory controller == | ||
− | {{ | + | {{memory controller |
− | | type | + | |type=DDR3-1066 |
− | | | + | |ecc=Yes |
− | | | + | |max mem=2 TiB |
− | | controllers | + | |controllers=1 |
− | | channels | + | |channels=4 |
− | | | + | |max bandwidth=31.77 GiB/s |
− | | | + | |bandwidth schan=7.942 GiB/s |
− | | bandwidth | + | |bandwidth dchan=15.88 GiB/s |
− | | bandwidth | + | |bandwidth tchan=23.83 GiB/s |
− | | | + | |bandwidth qchan=31.77 GiB/s |
+ | |pae=44 bit | ||
}} | }} | ||
− | == Features == | + | == Features == |
− | {{ | + | {{x86 features |
− | | | + | |real=Yes |
− | | | + | |protected=Yes |
− | | | + | |smm=Yes |
− | | | + | |fpu=Yes |
− | | | + | |x8616=Yes |
− | | | + | |x8632=Yes |
− | | | + | |x8664=Yes |
− | | | + | |nx=Yes |
− | | | + | |3dnow=No |
− | | | + | |e3dnow=No |
− | | | + | |mmx=Yes |
− | + | |emmx=Yes | |
− | | | + | |sse=Yes |
− | | sse | + | |sse2=Yes |
− | | sse2 | + | |sse3=Yes |
− | | sse3 | + | |ssse3=Yes |
− | | ssse3 | + | |sse41=Yes |
− | | | + | |sse42=Yes |
− | | | + | |sse4a=No |
− | | | + | |avx=No |
− | | | + | |avx2=No |
− | | | + | |
− | | | + | |abm=No |
− | | | + | |tbm=No |
− | | bmi1 | + | |bmi1=No |
− | | bmi2 | + | |bmi2=No |
− | | f16c | + | |fma3=No |
− | | | + | |fma4=No |
− | | mpx | + | |aes=Yes |
− | | sgx | + | |rdrand=No |
− | | | + | |sha=No |
− | | | + | |xop=No |
− | | | + | |adx=No |
− | | | + | |clmul=No |
+ | |f16c=No | ||
+ | |tbt1=Yes | ||
+ | |tbt2=No | ||
+ | |tbmt3=No | ||
+ | |bpt=No | ||
+ | |eist=Yes | ||
+ | |flex=No | ||
+ | |fastmem=No | ||
+ | |isrt=No | ||
+ | |mwt=No | ||
+ | |sipp=No | ||
+ | |att=No | ||
+ | |ipt=No | ||
+ | |tsx=No | ||
+ | |txt=Yes | ||
+ | |ht=Yes | ||
+ | |vpro=No | ||
+ | |vtx=Yes | ||
+ | |vtd=Yes | ||
+ | |ept=Yes | ||
+ | |mpx=No | ||
+ | |sgx=No | ||
+ | |securekey=No | ||
+ | |osguard=No | ||
+ | |smartmp=No | ||
+ | |powernow=No | ||
+ | |amdv=No | ||
+ | |rvi=No | ||
}} | }} | ||
+ | |||
+ | == Die Shot == | ||
+ | [[File:intel xeon e7 die shot.jpg|750px]] | ||
+ | * 513 mm² | ||
+ | * 2,600,000,000 transistors | ||
+ | * 10 cores |
Latest revision as of 15:28, 13 December 2017
Edit Values | ||||||||||||
Xeon E7-4870 | ||||||||||||
General Info | ||||||||||||
Designer | Intel | |||||||||||
Manufacturer | Intel | |||||||||||
Model Number | E7-4870 | |||||||||||
Part Number | AT80615007263AA, BX80615E74870 | |||||||||||
S-Spec | SLC3T | |||||||||||
Market | Server | |||||||||||
Introduction | April 5, 2011 (announced) April 5, 2011 (launched) | |||||||||||
End-of-life | August 21, 2015 (last order) February 5, 2016 (last shipment) | |||||||||||
Release Price | $4394.00 | |||||||||||
Shop | Amazon | |||||||||||
General Specs | ||||||||||||
Family | Xeon E7 | |||||||||||
Series | E7-4800 | |||||||||||
Locked | Yes | |||||||||||
Frequency | 2,399.99 MHz | |||||||||||
Turbo Frequency | Yes | |||||||||||
Turbo Frequency | 2,799.99 MHz (1 core), 2,799.99 MHz (2 cores), 2,799.99 MHz (3 cores), 2,799.99 MHz (4 cores), 2,666.66 MHz (5 cores), 2,666.66 MHz (6 cores), 2,533.33 MHz (7 cores), 2,533.33 MHz (8 cores), 2,533.33 MHz (9 cores), 2,533.33 MHz (10 cores) | |||||||||||
Bus type | QPI | |||||||||||
Bus rate | 6.40 GT/s | |||||||||||
Clock multiplier | 18 | |||||||||||
CPUID | 206F2 | |||||||||||
Microarchitecture | ||||||||||||
ISA | x86-64 (x86) | |||||||||||
Microarchitecture | Westmere | |||||||||||
Platform | Boxboro | |||||||||||
Chipset | Boxboro | |||||||||||
Core Name | Westmere EX | |||||||||||
Core Family | 6 | |||||||||||
Core Model | 47 | |||||||||||
Core Stepping | A2 | |||||||||||
Process | 32 nm | |||||||||||
Transistors | 2,600,000,000 | |||||||||||
Technology | CMOS | |||||||||||
Die | 513 mm² | |||||||||||
Word Size | 64 bit | |||||||||||
Cores | 10 | |||||||||||
Threads | 20 | |||||||||||
Max Memory | 2 TiB | |||||||||||
Multiprocessing | ||||||||||||
Max SMP | 4-Way (Multiprocessor) | |||||||||||
Electrical | ||||||||||||
Vcore | 1.35 V | |||||||||||
TDP | 130 W | |||||||||||
Tcase | 5 °C – 69 °C | |||||||||||
Tstorage | -40 °C – 85 °C | |||||||||||
Packaging | ||||||||||||
|
Xeon E7-4870 was a 64-bit deca-core x86 data center microprocessor that supports up to 4 sockets. This first generation Xeon E7 processor, Westmere-based, operates at a base frequency of 2.4 GHz with turbo frequency of 2.8 GHz for 2 active cores. This chip has a TDP of 130 W, supporting up to 4 channels of DDR3 with support of up to 2 TB of memory.
Cache[edit]
- Main article: Westmere § Cache
Cache Organization
Cache is a hardware component containing a relatively small and extremely fast memory designed to speed up the performance of a CPU by preparing ahead of time the data it needs to read from a relatively slower medium such as main memory. The organization and amount of cache can have a large impact on the performance, power consumption, die size, and consequently cost of the IC. Cache is specified by its size, number of sets, associativity, block size, sub-block size, and fetch and write-back policies. Note: All units are in kibibytes and mebibytes. |
|||||||||||||||||||||||||||||||||||||
|
Graphics[edit]
This SoC has no integrated graphics processing unit.
Memory controller[edit]
Integrated Memory Controller
|
||||||||||||||||
|
Features[edit]
[Edit/Modify Supported Features]
Supported x86 Extensions & Processor Features
|
||||||||||||||||||||||||||||||||||||||||||||||||
|
Die Shot[edit]
- 513 mm²
- 2,600,000,000 transistors
- 10 cores
Facts about "Xeon E7-4870 - Intel"
l1d$ description | 8-way set associative + |
l1d$ size | 320 KiB (327,680 B, 0.313 MiB) + |
l1i$ description | 4-way set associative + |
l1i$ size | 320 KiB (327,680 B, 0.313 MiB) + |
l2$ description | 8-way set associative + |
l2$ size | 2.56 MiB (2,621.44 KiB, 2,684,354.56 B, 0.0025 GiB) + |
l3$ description | 16-way set associative + |
l3$ size | 30 MiB (30,720 KiB, 31,457,280 B, 0.0293 GiB) + |