From WikiChip
Difference between revisions of "amd/k5/amd-k5-pr150abr"
m (Bot: moving all {{mpu}} to {{chip}}) |
|||
(4 intermediate revisions by 2 users not shown) | |||
Line 1: | Line 1: | ||
{{amd title|AMD-K5-PR150ABR}} | {{amd title|AMD-K5-PR150ABR}} | ||
− | {{ | + | {{chip |
| name = AMD-K5-PR150ABR | | name = AMD-K5-PR150ABR | ||
| no image = Yes | | no image = Yes | ||
Line 10: | Line 10: | ||
| model number = AMD-K5-PR150ABR | | model number = AMD-K5-PR150ABR | ||
| part number = AMD-K5-PR150ABR | | part number = AMD-K5-PR150ABR | ||
− | | part number | + | | part number 2 = |
| market = Desktop | | market = Desktop | ||
| first announced = January 6, 1997 | | first announced = January 6, 1997 | ||
Line 42: | Line 42: | ||
| thread count = 1 | | thread count = 1 | ||
| max cpus = 1 | | max cpus = 1 | ||
− | | max memory = 4 | + | | max memory = 4 GiB |
| max memory addr = 0xFFFFFFFF | | max memory addr = 0xFFFFFFFF | ||
− | + | ||
| power = | | power = | ||
| v core = 3.525 V | | v core = 3.525 V | ||
Line 77: | Line 77: | ||
== Cache == | == Cache == | ||
{{main|amd/microarchitectures/k5#Memory_Hierarchy|l1=K5 § Cache}} | {{main|amd/microarchitectures/k5#Memory_Hierarchy|l1=K5 § Cache}} | ||
− | |||
{{cache info | {{cache info | ||
− | |l1i cache=16 | + | |l1i cache=16 KiB |
− | |l1i break=1x16 | + | |l1i break=1x16 KiB |
|l1i desc=4-way set associative | |l1i desc=4-way set associative | ||
|l1i extra= | |l1i extra= | ||
− | |l1d cache=8 | + | |l1d cache=8 KiB |
− | |l1d break=1x8 | + | |l1d break=1x8 KiB |
|l1d desc=4-way set associative | |l1d desc=4-way set associative | ||
|l1d extra= | |l1d extra= |
Latest revision as of 15:07, 13 December 2017
Edit Values | |
AMD-K5-PR150ABR | |
General Info | |
Designer | AMD |
Manufacturer | AMD |
Model Number | AMD-K5-PR150ABR |
Part Number | AMD-K5-PR150ABR |
Market | Desktop |
Introduction | January 6, 1997 (announced) January 6, 1997 (launched) |
Shop | Amazon |
General Specs | |
Family | K5 |
Series | 5k86 |
Frequency | 105 MHz |
Bus type | FSB |
Bus speed | 60 MHz |
Bus rate | 60 MT/s |
Clock multiplier | 1.75 |
CPUID | 524 |
Microarchitecture | |
Microarchitecture | K5 |
Core Name | 5k86 |
Core Family | 5 |
Core Model | 2 |
Core Stepping | 4 |
Process | 350 nm |
Transistors | 4,300,000 |
Technology | CMOS |
Die | 181 mm² |
Word Size | 32 bit |
Cores | 1 |
Threads | 1 |
Max Memory | 4 GiB |
Max Address Mem | 0xFFFFFFFF |
Multiprocessing | |
Max SMP | 1-Way (Uniprocessor) |
Electrical | |
Vcore | 3.525 V ± 2% |
Tcase | 0 °C – 70 °C |
Tstorage | -65°C – 150 °C |
AMD-K5-PR150ABR was a 32-bit x86 microprocessor developed by AMD and released in early 1997. This chip was sold as Pentium 150 MHz equivalent. The processor used AMD's 5k86 version of their K5 microarchitecture, operating at 105 MHz.
Contents
Cache[edit]
- Main article: K5 § Cache
Cache Info [Edit Values] | ||
L1I$ | 16 KiB 16,384 B 0.0156 MiB |
1x16 KiB 4-way set associative |
L1D$ | 8 KiB 8,192 B 0.00781 MiB |
1x8 KiB 4-way set associative |
Die Shot[edit]
Graphics[edit]
This SoC has no integrated graphics processing unit.
Features[edit]
- P150 P-Rating
- Auto-power down state
- Stop clock state
See also[edit]
Facts about "AMD-K5-PR150ABR - AMD"
l1d$ description | 4-way set associative + |
l1i$ description | 4-way set associative + |
processor p-rating | P150 + |